1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23#include <drm/drmP.h>
24#include "amdgpu.h"
25#include "amdgpu_ih.h"
26#include "vid.h"
27
28#include "oss/oss_3_0_1_d.h"
29#include "oss/oss_3_0_1_sh_mask.h"
30
31#include "bif/bif_5_1_d.h"
32#include "bif/bif_5_1_sh_mask.h"
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49static void cz_ih_set_interrupt_funcs(struct amdgpu_device *adev);
50
51
52
53
54
55
56
57
58static void cz_ih_enable_interrupts(struct amdgpu_device *adev)
59{
60 u32 ih_cntl = RREG32(mmIH_CNTL);
61 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
62
63 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 1);
64 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 1);
65 WREG32(mmIH_CNTL, ih_cntl);
66 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
67 adev->irq.ih.enabled = true;
68}
69
70
71
72
73
74
75
76
77static void cz_ih_disable_interrupts(struct amdgpu_device *adev)
78{
79 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
80 u32 ih_cntl = RREG32(mmIH_CNTL);
81
82 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 0);
83 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 0);
84 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
85 WREG32(mmIH_CNTL, ih_cntl);
86
87 WREG32(mmIH_RB_RPTR, 0);
88 WREG32(mmIH_RB_WPTR, 0);
89 adev->irq.ih.enabled = false;
90 adev->irq.ih.rptr = 0;
91}
92
93
94
95
96
97
98
99
100
101
102
103
104static int cz_ih_irq_init(struct amdgpu_device *adev)
105{
106 int rb_bufsz;
107 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
108 u64 wptr_off;
109
110
111 cz_ih_disable_interrupts(adev);
112
113
114 WREG32(mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
115 interrupt_cntl = RREG32(mmINTERRUPT_CNTL);
116
117
118
119 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
120
121 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
122 WREG32(mmINTERRUPT_CNTL, interrupt_cntl);
123
124
125 WREG32(mmIH_RB_BASE, adev->irq.ih.gpu_addr >> 8);
126
127 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
128 ih_rb_cntl = REG_SET_FIELD(0, IH_RB_CNTL, WPTR_OVERFLOW_ENABLE, 1);
129 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
130 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
131
132
133 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_WRITEBACK_ENABLE, 1);
134
135
136 wptr_off = adev->wb.gpu_addr + (adev->irq.ih.wptr_offs * 4);
137 WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(wptr_off));
138 WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(wptr_off) & 0xFF);
139
140 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
141
142
143 WREG32(mmIH_RB_RPTR, 0);
144 WREG32(mmIH_RB_WPTR, 0);
145
146
147 ih_cntl = RREG32(mmIH_CNTL);
148 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, MC_VMID, 0);
149
150 if (adev->irq.msi_enabled)
151 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, RPTR_REARM, 1);
152 WREG32(mmIH_CNTL, ih_cntl);
153
154 pci_set_master(adev->pdev);
155
156
157 cz_ih_enable_interrupts(adev);
158
159 return 0;
160}
161
162
163
164
165
166
167
168
169static void cz_ih_irq_disable(struct amdgpu_device *adev)
170{
171 cz_ih_disable_interrupts(adev);
172
173
174 mdelay(1);
175}
176
177
178
179
180
181
182
183
184
185
186
187
188static u32 cz_ih_get_wptr(struct amdgpu_device *adev)
189{
190 u32 wptr, tmp;
191
192 wptr = le32_to_cpu(adev->wb.wb[adev->irq.ih.wptr_offs]);
193
194 if (REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) {
195 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
196
197
198
199
200 dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
201 wptr, adev->irq.ih.rptr, (wptr + 16) & adev->irq.ih.ptr_mask);
202 adev->irq.ih.rptr = (wptr + 16) & adev->irq.ih.ptr_mask;
203 tmp = RREG32(mmIH_RB_CNTL);
204 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
205 WREG32(mmIH_RB_CNTL, tmp);
206 }
207 return (wptr & adev->irq.ih.ptr_mask);
208}
209
210
211
212
213
214
215
216
217
218static void cz_ih_decode_iv(struct amdgpu_device *adev,
219 struct amdgpu_iv_entry *entry)
220{
221
222 u32 ring_index = adev->irq.ih.rptr >> 2;
223 uint32_t dw[4];
224
225 dw[0] = le32_to_cpu(adev->irq.ih.ring[ring_index + 0]);
226 dw[1] = le32_to_cpu(adev->irq.ih.ring[ring_index + 1]);
227 dw[2] = le32_to_cpu(adev->irq.ih.ring[ring_index + 2]);
228 dw[3] = le32_to_cpu(adev->irq.ih.ring[ring_index + 3]);
229
230 entry->client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
231 entry->src_id = dw[0] & 0xff;
232 entry->src_data[0] = dw[1] & 0xfffffff;
233 entry->ring_id = dw[2] & 0xff;
234 entry->vmid = (dw[2] >> 8) & 0xff;
235 entry->pasid = (dw[2] >> 16) & 0xffff;
236
237
238 adev->irq.ih.rptr += 16;
239}
240
241
242
243
244
245
246
247
248static void cz_ih_set_rptr(struct amdgpu_device *adev)
249{
250 WREG32(mmIH_RB_RPTR, adev->irq.ih.rptr);
251}
252
253static int cz_ih_early_init(void *handle)
254{
255 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
256 int ret;
257
258 ret = amdgpu_irq_add_domain(adev);
259 if (ret)
260 return ret;
261
262 cz_ih_set_interrupt_funcs(adev);
263
264 return 0;
265}
266
267static int cz_ih_sw_init(void *handle)
268{
269 int r;
270 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
271
272 r = amdgpu_ih_ring_init(adev, &adev->irq.ih, 64 * 1024, false);
273 if (r)
274 return r;
275
276 r = amdgpu_irq_init(adev);
277
278 return r;
279}
280
281static int cz_ih_sw_fini(void *handle)
282{
283 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
284
285 amdgpu_irq_fini(adev);
286 amdgpu_ih_ring_fini(adev, &adev->irq.ih);
287 amdgpu_irq_remove_domain(adev);
288
289 return 0;
290}
291
292static int cz_ih_hw_init(void *handle)
293{
294 int r;
295 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
296
297 r = cz_ih_irq_init(adev);
298 if (r)
299 return r;
300
301 return 0;
302}
303
304static int cz_ih_hw_fini(void *handle)
305{
306 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
307
308 cz_ih_irq_disable(adev);
309
310 return 0;
311}
312
313static int cz_ih_suspend(void *handle)
314{
315 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
316
317 return cz_ih_hw_fini(adev);
318}
319
320static int cz_ih_resume(void *handle)
321{
322 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
323
324 return cz_ih_hw_init(adev);
325}
326
327static bool cz_ih_is_idle(void *handle)
328{
329 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
330 u32 tmp = RREG32(mmSRBM_STATUS);
331
332 if (REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
333 return false;
334
335 return true;
336}
337
338static int cz_ih_wait_for_idle(void *handle)
339{
340 unsigned i;
341 u32 tmp;
342 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
343
344 for (i = 0; i < adev->usec_timeout; i++) {
345
346 tmp = RREG32(mmSRBM_STATUS);
347 if (!REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
348 return 0;
349 udelay(1);
350 }
351 return -ETIMEDOUT;
352}
353
354static int cz_ih_soft_reset(void *handle)
355{
356 u32 srbm_soft_reset = 0;
357 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
358 u32 tmp = RREG32(mmSRBM_STATUS);
359
360 if (tmp & SRBM_STATUS__IH_BUSY_MASK)
361 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
362 SOFT_RESET_IH, 1);
363
364 if (srbm_soft_reset) {
365 tmp = RREG32(mmSRBM_SOFT_RESET);
366 tmp |= srbm_soft_reset;
367 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
368 WREG32(mmSRBM_SOFT_RESET, tmp);
369 tmp = RREG32(mmSRBM_SOFT_RESET);
370
371 udelay(50);
372
373 tmp &= ~srbm_soft_reset;
374 WREG32(mmSRBM_SOFT_RESET, tmp);
375 tmp = RREG32(mmSRBM_SOFT_RESET);
376
377
378 udelay(50);
379 }
380
381 return 0;
382}
383
384static int cz_ih_set_clockgating_state(void *handle,
385 enum amd_clockgating_state state)
386{
387
388 return 0;
389}
390
391static int cz_ih_set_powergating_state(void *handle,
392 enum amd_powergating_state state)
393{
394
395 return 0;
396}
397
398static const struct amd_ip_funcs cz_ih_ip_funcs = {
399 .name = "cz_ih",
400 .early_init = cz_ih_early_init,
401 .late_init = NULL,
402 .sw_init = cz_ih_sw_init,
403 .sw_fini = cz_ih_sw_fini,
404 .hw_init = cz_ih_hw_init,
405 .hw_fini = cz_ih_hw_fini,
406 .suspend = cz_ih_suspend,
407 .resume = cz_ih_resume,
408 .is_idle = cz_ih_is_idle,
409 .wait_for_idle = cz_ih_wait_for_idle,
410 .soft_reset = cz_ih_soft_reset,
411 .set_clockgating_state = cz_ih_set_clockgating_state,
412 .set_powergating_state = cz_ih_set_powergating_state,
413};
414
415static const struct amdgpu_ih_funcs cz_ih_funcs = {
416 .get_wptr = cz_ih_get_wptr,
417 .decode_iv = cz_ih_decode_iv,
418 .set_rptr = cz_ih_set_rptr
419};
420
421static void cz_ih_set_interrupt_funcs(struct amdgpu_device *adev)
422{
423 adev->irq.ih_funcs = &cz_ih_funcs;
424}
425
426const struct amdgpu_ip_block_version cz_ih_ip_block =
427{
428 .type = AMD_IP_BLOCK_TYPE_IH,
429 .major = 3,
430 .minor = 0,
431 .rev = 0,
432 .funcs = &cz_ih_ip_funcs,
433};
434