1#ifndef __GENWQE_CARD_H__
2#define __GENWQE_CARD_H__
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29#include <linux/types.h>
30#include <linux/ioctl.h>
31
32
33#define GENWQE_DEVNAME "genwqe"
34
35#define GENWQE_TYPE_ALTERA_230 0x00
36#define GENWQE_TYPE_ALTERA_530 0x01
37#define GENWQE_TYPE_ALTERA_A4 0x02
38#define GENWQE_TYPE_ALTERA_A7 0x03
39
40
41#define GENWQE_UID_OFFS(uid) ((uid) << 24)
42#define GENWQE_SLU_OFFS GENWQE_UID_OFFS(0)
43#define GENWQE_HSU_OFFS GENWQE_UID_OFFS(1)
44#define GENWQE_APP_OFFS GENWQE_UID_OFFS(2)
45#define GENWQE_MAX_UNITS 3
46
47
48#define IO_EXTENDED_ERROR_POINTER 0x00000048
49#define IO_ERROR_INJECT_SELECTOR 0x00000060
50#define IO_EXTENDED_DIAG_SELECTOR 0x00000070
51#define IO_EXTENDED_DIAG_READ_MBX 0x00000078
52#define IO_EXTENDED_DIAG_MAP(ring) (0x00000500 | ((ring) << 3))
53
54#define GENWQE_EXTENDED_DIAG_SELECTOR(ring, trace) (((ring) << 8) | (trace))
55
56
57
58
59#define IO_SLU_UNITCFG 0x00000000
60#define IO_SLU_UNITCFG_TYPE_MASK 0x000000000ff00000
61
62
63#define IO_SLU_FIR 0x00000008
64#define IO_SLU_FIR_CLR 0x00000010
65
66
67#define IO_SLU_FEC 0x00000018
68
69#define IO_SLU_ERR_ACT_MASK 0x00000020
70#define IO_SLU_ERR_ATTN_MASK 0x00000028
71#define IO_SLU_FIRX1_ACT_MASK 0x00000030
72#define IO_SLU_FIRX0_ACT_MASK 0x00000038
73#define IO_SLU_SEC_LEM_DEBUG_OVR 0x00000040
74#define IO_SLU_EXTENDED_ERR_PTR 0x00000048
75#define IO_SLU_COMMON_CONFIG 0x00000060
76
77#define IO_SLU_FLASH_FIR 0x00000108
78#define IO_SLU_SLC_FIR 0x00000110
79#define IO_SLU_RIU_TRAP 0x00000280
80#define IO_SLU_FLASH_FEC 0x00000308
81#define IO_SLU_SLC_FEC 0x00000310
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98#define IO_SLC_QUEUE_SEGMENT 0x00010000
99#define IO_SLC_VF_QUEUE_SEGMENT 0x00050000
100
101
102#define IO_SLC_QUEUE_OFFSET 0x00010008
103#define IO_SLC_VF_QUEUE_OFFSET 0x00050008
104
105
106#define IO_SLC_QUEUE_CONFIG 0x00010010
107#define IO_SLC_VF_QUEUE_CONFIG 0x00050010
108
109
110#define IO_SLC_APPJOB_TIMEOUT 0x00010018
111#define IO_SLC_VF_APPJOB_TIMEOUT 0x00050018
112#define TIMEOUT_250MS 0x0000000f
113#define HEARTBEAT_DISABLE 0x0000ff00
114
115
116#define IO_SLC_QUEUE_INITSQN 0x00010020
117#define IO_SLC_VF_QUEUE_INITSQN 0x00050020
118
119
120#define IO_SLC_QUEUE_WRAP 0x00010028
121#define IO_SLC_VF_QUEUE_WRAP 0x00050028
122
123
124#define IO_SLC_QUEUE_STATUS 0x00010100
125#define IO_SLC_VF_QUEUE_STATUS 0x00050100
126
127
128#define IO_SLC_QUEUE_WTIME 0x00010030
129#define IO_SLC_VF_QUEUE_WTIME 0x00050030
130
131
132#define IO_SLC_QUEUE_ERRCNTS 0x00010038
133#define IO_SLC_VF_QUEUE_ERRCNTS 0x00050038
134
135
136#define IO_SLC_QUEUE_LRW 0x00010040
137#define IO_SLC_VF_QUEUE_LRW 0x00050040
138
139
140#define IO_SLC_FREE_RUNNING_TIMER 0x00010108
141#define IO_SLC_VF_FREE_RUNNING_TIMER 0x00050108
142
143
144#define IO_PF_SLC_VIRTUAL_REGION 0x00050000
145
146
147#define IO_PF_SLC_VIRTUAL_WINDOW 0x00060000
148
149
150#define IO_PF_SLC_JOBPEND(n) (0x00061000 + 8*(n))
151#define IO_SLC_JOBPEND(n) IO_PF_SLC_JOBPEND(n)
152
153
154#define IO_SLU_SLC_PARSE_TRAP(n) (0x00011000 + 8*(n))
155
156
157#define IO_SLU_SLC_DISP_TRAP(n) (0x00011200 + 8*(n))
158
159
160#define IO_SLC_CFGREG_GFIR 0x00020000
161#define GFIR_ERR_TRIGGER 0x0000ffff
162
163
164#define IO_SLC_CFGREG_SOFTRESET 0x00020018
165
166
167#define IO_SLC_MISC_DEBUG 0x00020060
168#define IO_SLC_MISC_DEBUG_CLR 0x00020068
169#define IO_SLC_MISC_DEBUG_SET 0x00020070
170
171
172#define IO_SLU_TEMPERATURE_SENSOR 0x00030000
173#define IO_SLU_TEMPERATURE_CONFIG 0x00030008
174
175
176#define IO_SLU_VOLTAGE_CONTROL 0x00030080
177#define IO_SLU_VOLTAGE_NOMINAL 0x00000000
178#define IO_SLU_VOLTAGE_DOWN5 0x00000006
179#define IO_SLU_VOLTAGE_UP5 0x00000007
180
181
182#define IO_SLU_LEDCONTROL 0x00030100
183
184
185#define IO_SLU_FLASH_DIRECTACCESS 0x00040010
186
187
188#define IO_SLU_FLASH_DIRECTACCESS2 0x00040020
189
190
191#define IO_SLU_FLASH_CMDINTF 0x00040030
192
193
194#define IO_SLU_BITSTREAM 0x00040040
195
196
197#define IO_HSU_ERR_BEHAVIOR 0x01001010
198
199#define IO_SLC2_SQB_TRAP 0x00062000
200#define IO_SLC2_QUEUE_MANAGER_TRAP 0x00062008
201#define IO_SLC2_FLS_MASTER_TRAP 0x00062010
202
203
204#define IO_HSU_UNITCFG 0x01000000
205#define IO_HSU_FIR 0x01000008
206#define IO_HSU_FIR_CLR 0x01000010
207#define IO_HSU_FEC 0x01000018
208#define IO_HSU_ERR_ACT_MASK 0x01000020
209#define IO_HSU_ERR_ATTN_MASK 0x01000028
210#define IO_HSU_FIRX1_ACT_MASK 0x01000030
211#define IO_HSU_FIRX0_ACT_MASK 0x01000038
212#define IO_HSU_SEC_LEM_DEBUG_OVR 0x01000040
213#define IO_HSU_EXTENDED_ERR_PTR 0x01000048
214#define IO_HSU_COMMON_CONFIG 0x01000060
215
216
217#define IO_APP_UNITCFG 0x02000000
218#define IO_APP_FIR 0x02000008
219#define IO_APP_FIR_CLR 0x02000010
220#define IO_APP_FEC 0x02000018
221#define IO_APP_ERR_ACT_MASK 0x02000020
222#define IO_APP_ERR_ATTN_MASK 0x02000028
223#define IO_APP_FIRX1_ACT_MASK 0x02000030
224#define IO_APP_FIRX0_ACT_MASK 0x02000038
225#define IO_APP_SEC_LEM_DEBUG_OVR 0x02000040
226#define IO_APP_EXTENDED_ERR_PTR 0x02000048
227#define IO_APP_COMMON_CONFIG 0x02000060
228
229#define IO_APP_DEBUG_REG_01 0x02010000
230#define IO_APP_DEBUG_REG_02 0x02010008
231#define IO_APP_DEBUG_REG_03 0x02010010
232#define IO_APP_DEBUG_REG_04 0x02010018
233#define IO_APP_DEBUG_REG_05 0x02010020
234#define IO_APP_DEBUG_REG_06 0x02010028
235#define IO_APP_DEBUG_REG_07 0x02010030
236#define IO_APP_DEBUG_REG_08 0x02010038
237#define IO_APP_DEBUG_REG_09 0x02010040
238#define IO_APP_DEBUG_REG_10 0x02010048
239#define IO_APP_DEBUG_REG_11 0x02010050
240#define IO_APP_DEBUG_REG_12 0x02010058
241#define IO_APP_DEBUG_REG_13 0x02010060
242#define IO_APP_DEBUG_REG_14 0x02010068
243#define IO_APP_DEBUG_REG_15 0x02010070
244#define IO_APP_DEBUG_REG_16 0x02010078
245#define IO_APP_DEBUG_REG_17 0x02010080
246#define IO_APP_DEBUG_REG_18 0x02010088
247
248
249struct genwqe_reg_io {
250 __u64 num;
251 __u64 val64;
252};
253
254
255
256
257
258
259#define IO_ILLEGAL_VALUE 0xffffffffffffffffull
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284#define DDCB_ACFUNC_SLU 0x00
285#define DDCB_ACFUNC_APP 0x01
286
287
288#define DDCB_RETC_IDLE 0x0000
289#define DDCB_RETC_PENDING 0x0101
290#define DDCB_RETC_COMPLETE 0x0102
291#define DDCB_RETC_FAULT 0x0104
292#define DDCB_RETC_ERROR 0x0108
293#define DDCB_RETC_FORCED_ERROR 0x01ff
294
295#define DDCB_RETC_UNEXEC 0x0110
296#define DDCB_RETC_TERM 0x0120
297#define DDCB_RETC_RES0 0x0140
298#define DDCB_RETC_RES1 0x0180
299
300
301#define DDCB_OPT_ECHO_FORCE_NO 0x0000
302#define DDCB_OPT_ECHO_FORCE_102 0x0001
303#define DDCB_OPT_ECHO_FORCE_104 0x0002
304#define DDCB_OPT_ECHO_FORCE_108 0x0003
305
306#define DDCB_OPT_ECHO_FORCE_110 0x0004
307#define DDCB_OPT_ECHO_FORCE_120 0x0005
308#define DDCB_OPT_ECHO_FORCE_140 0x0006
309#define DDCB_OPT_ECHO_FORCE_180 0x0007
310
311#define DDCB_OPT_ECHO_COPY_NONE (0 << 5)
312#define DDCB_OPT_ECHO_COPY_ALL (1 << 5)
313
314
315#define SLCMD_ECHO_SYNC 0x00
316#define SLCMD_MOVE_FLASH 0x06
317#define SLCMD_MOVE_FLASH_FLAGS_MODE 0x03
318#define SLCMD_MOVE_FLASH_FLAGS_DLOAD 0
319#define SLCMD_MOVE_FLASH_FLAGS_EMUL 1
320#define SLCMD_MOVE_FLASH_FLAGS_UPLOAD 2
321#define SLCMD_MOVE_FLASH_FLAGS_VERIFY 3
322#define SLCMD_MOVE_FLASH_FLAG_NOTAP (1 << 2)
323#define SLCMD_MOVE_FLASH_FLAG_POLL (1 << 3)
324#define SLCMD_MOVE_FLASH_FLAG_PARTITION (1 << 4)
325#define SLCMD_MOVE_FLASH_FLAG_ERASE (1 << 5)
326
327enum genwqe_card_state {
328 GENWQE_CARD_UNUSED = 0,
329 GENWQE_CARD_USED = 1,
330 GENWQE_CARD_FATAL_ERROR = 2,
331 GENWQE_CARD_RELOAD_BITSTREAM = 3,
332 GENWQE_CARD_STATE_MAX,
333};
334
335
336struct genwqe_bitstream {
337 __u64 data_addr;
338 __u32 size;
339 __u32 crc;
340 __u64 target_addr;
341 __u32 partition;
342 __u32 uid;
343
344 __u64 slu_id;
345 __u64 app_id;
346
347 __u16 retc;
348 __u16 attn;
349 __u32 progress;
350};
351
352
353#define DDCB_LENGTH 256
354#define DDCB_ASIV_LENGTH 104
355#define DDCB_ASIV_LENGTH_ATS 96
356#define DDCB_ASV_LENGTH 64
357#define DDCB_FIXUPS 12
358
359struct genwqe_debug_data {
360 char driver_version[64];
361 __u64 slu_unitcfg;
362 __u64 app_unitcfg;
363
364 __u8 ddcb_before[DDCB_LENGTH];
365 __u8 ddcb_prev[DDCB_LENGTH];
366 __u8 ddcb_finished[DDCB_LENGTH];
367};
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384#define ATS_TYPE_DATA 0x0ull
385#define ATS_TYPE_FLAT_RD 0x4ull
386#define ATS_TYPE_FLAT_RDWR 0x5ull
387#define ATS_TYPE_SGL_RD 0x6ull
388#define ATS_TYPE_SGL_RDWR 0x7ull
389
390#define ATS_SET_FLAGS(_struct, _field, _flags) \
391 (((_flags) & 0xf) << (44 - (4 * (offsetof(_struct, _field) / 8))))
392
393#define ATS_GET_FLAGS(_ats, _byte_offs) \
394 (((_ats) >> (44 - (4 * ((_byte_offs) / 8)))) & 0xf)
395
396
397
398
399
400
401
402
403struct genwqe_ddcb_cmd {
404
405 __u64 next_addr;
406 __u64 flags;
407
408 __u8 acfunc;
409 __u8 cmd;
410 __u8 asiv_length;
411 __u8 asv_length;
412 __u16 cmdopts;
413 __u16 retc;
414
415 __u16 attn;
416 __u16 vcrc;
417 __u32 progress;
418
419 __u64 deque_ts;
420 __u64 cmplt_ts;
421 __u64 disp_ts;
422
423
424 __u64 ddata_addr;
425
426
427 __u8 asv[DDCB_ASV_LENGTH];
428
429
430 union {
431 struct {
432 __u64 ats;
433 __u8 asiv[DDCB_ASIV_LENGTH_ATS];
434 };
435
436 __u8 __asiv[DDCB_ASIV_LENGTH];
437 };
438
439};
440
441#define GENWQE_IOC_CODE 0xa5
442
443
444#define GENWQE_READ_REG64 _IOR(GENWQE_IOC_CODE, 30, struct genwqe_reg_io)
445#define GENWQE_WRITE_REG64 _IOW(GENWQE_IOC_CODE, 31, struct genwqe_reg_io)
446#define GENWQE_READ_REG32 _IOR(GENWQE_IOC_CODE, 32, struct genwqe_reg_io)
447#define GENWQE_WRITE_REG32 _IOW(GENWQE_IOC_CODE, 33, struct genwqe_reg_io)
448#define GENWQE_READ_REG16 _IOR(GENWQE_IOC_CODE, 34, struct genwqe_reg_io)
449#define GENWQE_WRITE_REG16 _IOW(GENWQE_IOC_CODE, 35, struct genwqe_reg_io)
450
451#define GENWQE_GET_CARD_STATE _IOR(GENWQE_IOC_CODE, 36, enum genwqe_card_state)
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471struct genwqe_mem {
472 __u64 addr;
473 __u64 size;
474 __u64 direction;
475 __u64 flags;
476};
477
478#define GENWQE_PIN_MEM _IOWR(GENWQE_IOC_CODE, 40, struct genwqe_mem)
479#define GENWQE_UNPIN_MEM _IOWR(GENWQE_IOC_CODE, 41, struct genwqe_mem)
480
481
482
483
484
485
486
487
488
489
490
491#define GENWQE_EXECUTE_DDCB \
492 _IOWR(GENWQE_IOC_CODE, 50, struct genwqe_ddcb_cmd)
493
494#define GENWQE_EXECUTE_RAW_DDCB \
495 _IOWR(GENWQE_IOC_CODE, 51, struct genwqe_ddcb_cmd)
496
497
498#define GENWQE_SLU_UPDATE _IOWR(GENWQE_IOC_CODE, 80, struct genwqe_bitstream)
499#define GENWQE_SLU_READ _IOWR(GENWQE_IOC_CODE, 81, struct genwqe_bitstream)
500
501#endif
502