1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25#include <drm/drmP.h>
26#include <drm/amdgpu_drm.h>
27#include <drm/drm_gem.h>
28#include "amdgpu_drv.h"
29
30#include <drm/drm_pciids.h>
31#include <linux/console.h>
32#include <linux/module.h>
33#include <linux/pm_runtime.h>
34#include <linux/vga_switcheroo.h>
35#include <drm/drm_crtc_helper.h>
36
37#include "amdgpu.h"
38#include "amdgpu_irq.h"
39#include "amdgpu_gem.h"
40
41#include "amdgpu_amdkfd.h"
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75#define KMS_DRIVER_MAJOR 3
76#define KMS_DRIVER_MINOR 27
77#define KMS_DRIVER_PATCHLEVEL 0
78
79int amdgpu_vram_limit = 0;
80int amdgpu_vis_vram_limit = 0;
81int amdgpu_gart_size = -1;
82int amdgpu_gtt_size = -1;
83int amdgpu_moverate = -1;
84int amdgpu_benchmarking = 0;
85int amdgpu_testing = 0;
86int amdgpu_audio = -1;
87int amdgpu_disp_priority = 0;
88int amdgpu_hw_i2c = 0;
89int amdgpu_pcie_gen2 = -1;
90int amdgpu_msi = -1;
91int amdgpu_lockup_timeout = 10000;
92int amdgpu_dpm = -1;
93int amdgpu_fw_load_type = -1;
94int amdgpu_aspm = -1;
95int amdgpu_runtime_pm = -1;
96uint amdgpu_ip_block_mask = 0xffffffff;
97int amdgpu_bapm = -1;
98int amdgpu_deep_color = 0;
99int amdgpu_vm_size = -1;
100int amdgpu_vm_fragment_size = -1;
101int amdgpu_vm_block_size = -1;
102int amdgpu_vm_fault_stop = 0;
103int amdgpu_vm_debug = 0;
104int amdgpu_vram_page_split = 512;
105int amdgpu_vm_update_mode = -1;
106int amdgpu_exp_hw_support = 0;
107int amdgpu_dc = -1;
108int amdgpu_sched_jobs = 32;
109int amdgpu_sched_hw_submission = 2;
110uint amdgpu_pcie_gen_cap = 0;
111uint amdgpu_pcie_lane_cap = 0;
112uint amdgpu_cg_mask = 0xffffffff;
113uint amdgpu_pg_mask = 0xffffffff;
114uint amdgpu_sdma_phase_quantum = 32;
115char *amdgpu_disable_cu = NULL;
116char *amdgpu_virtual_display = NULL;
117
118uint amdgpu_pp_feature_mask = 0xfffd3fff;
119int amdgpu_ngg = 0;
120int amdgpu_prim_buf_per_se = 0;
121int amdgpu_pos_buf_per_se = 0;
122int amdgpu_cntl_sb_buf_per_se = 0;
123int amdgpu_param_buf_per_se = 0;
124int amdgpu_job_hang_limit = 0;
125int amdgpu_lbpw = -1;
126int amdgpu_compute_multipipe = -1;
127int amdgpu_gpu_recovery = -1;
128int amdgpu_emu_mode = 0;
129uint amdgpu_smu_memory_pool_size = 0;
130
131uint amdgpu_dc_feature_mask = 0;
132
133struct amdgpu_mgpu_info mgpu_info = {
134 .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
135};
136
137
138
139
140
141MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
142module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
143
144
145
146
147
148MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
149module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
150
151
152
153
154
155MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
156module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
157
158
159
160
161
162
163MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
164module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
165
166
167
168
169
170MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
171module_param_named(moverate, amdgpu_moverate, int, 0600);
172
173
174
175
176
177MODULE_PARM_DESC(benchmark, "Run benchmark");
178module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
179
180
181
182
183
184MODULE_PARM_DESC(test, "Run tests");
185module_param_named(test, amdgpu_testing, int, 0444);
186
187
188
189
190
191MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
192module_param_named(audio, amdgpu_audio, int, 0444);
193
194
195
196
197
198MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
199module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
200
201
202
203
204
205MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
206module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
207
208
209
210
211
212MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
213module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
214
215
216
217
218
219MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
220module_param_named(msi, amdgpu_msi, int, 0444);
221
222
223
224
225
226
227MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
228module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
229
230
231
232
233
234MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
235module_param_named(dpm, amdgpu_dpm, int, 0444);
236
237
238
239
240
241MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
242module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
243
244
245
246
247
248MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
249module_param_named(aspm, amdgpu_aspm, int, 0444);
250
251
252
253
254
255
256MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
257module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
258
259
260
261
262
263
264
265
266MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
267module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
268
269
270
271
272
273
274MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
275module_param_named(bapm, amdgpu_bapm, int, 0444);
276
277
278
279
280
281MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
282module_param_named(deep_color, amdgpu_deep_color, int, 0444);
283
284
285
286
287
288MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
289module_param_named(vm_size, amdgpu_vm_size, int, 0444);
290
291
292
293
294
295MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
296module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
297
298
299
300
301
302MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
303module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
304
305
306
307
308
309MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
310module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
311
312
313
314
315
316MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
317module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
318
319
320
321
322
323
324MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
325module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
326
327
328
329
330
331MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
332module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
333
334
335
336
337
338MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
339module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
340
341
342
343
344
345MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
346module_param_named(dc, amdgpu_dc, int, 0444);
347
348
349
350
351
352MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
353module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
354
355
356
357
358
359MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
360module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
361
362
363
364
365
366
367MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
368module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
369
370
371
372
373
374
375MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
376module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
377
378
379
380
381
382
383MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
384module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
385
386
387
388
389
390
391MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
392module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
393
394
395
396
397
398
399MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
400module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
401
402
403
404
405
406MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
407module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
408
409
410
411
412
413MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
414module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
415
416
417
418
419
420
421
422
423MODULE_PARM_DESC(virtual_display,
424 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
425module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
426
427
428
429
430
431MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
432module_param_named(ngg, amdgpu_ngg, int, 0444);
433
434
435
436
437
438MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
439module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
440
441
442
443
444
445MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
446module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
447
448
449
450
451
452MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
453module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
454
455
456
457
458
459
460MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Parameter Cache per Shader Engine (default depending on gfx)");
461module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
462
463
464
465
466
467MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
468module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
469
470
471
472
473
474MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
475module_param_named(lbpw, amdgpu_lbpw, int, 0444);
476
477MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
478module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
479
480
481
482
483
484MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
485module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
486
487
488
489
490
491MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
492module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
493
494
495
496
497
498
499
500#ifdef CONFIG_DRM_AMDGPU_SI
501
502#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
503int amdgpu_si_support = 0;
504MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
505#else
506int amdgpu_si_support = 1;
507MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
508#endif
509
510module_param_named(si_support, amdgpu_si_support, int, 0444);
511#endif
512
513
514
515
516
517
518
519#ifdef CONFIG_DRM_AMDGPU_CIK
520
521#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
522int amdgpu_cik_support = 0;
523MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
524#else
525int amdgpu_cik_support = 1;
526MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
527#endif
528
529module_param_named(cik_support, amdgpu_cik_support, int, 0444);
530#endif
531
532
533
534
535
536
537MODULE_PARM_DESC(smu_memory_pool_size,
538 "reserve gtt for smu debug usage, 0 = disable,"
539 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
540module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
541
542#ifdef CONFIG_HSA_AMD
543
544
545
546
547
548
549int sched_policy = KFD_SCHED_POLICY_HWS;
550module_param(sched_policy, int, 0444);
551MODULE_PARM_DESC(sched_policy,
552 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
553
554
555
556
557
558
559int hws_max_conc_proc = 8;
560module_param(hws_max_conc_proc, int, 0444);
561MODULE_PARM_DESC(hws_max_conc_proc,
562 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
563
564
565
566
567
568
569
570int cwsr_enable = 1;
571module_param(cwsr_enable, int, 0444);
572MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
573
574
575
576
577
578
579int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
580module_param(max_num_of_queues_per_device, int, 0444);
581MODULE_PARM_DESC(max_num_of_queues_per_device,
582 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
583
584
585
586
587
588
589int send_sigterm;
590module_param(send_sigterm, int, 0444);
591MODULE_PARM_DESC(send_sigterm,
592 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
593
594
595
596
597
598
599
600
601int debug_largebar;
602module_param(debug_largebar, int, 0444);
603MODULE_PARM_DESC(debug_largebar,
604 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
605
606
607
608
609
610
611
612int ignore_crat;
613module_param(ignore_crat, int, 0444);
614MODULE_PARM_DESC(ignore_crat,
615 "Ignore CRAT table during KFD initialization (0 = use CRAT (default), 1 = ignore CRAT)");
616
617
618
619
620
621
622
623int noretry;
624module_param(noretry, int, 0644);
625MODULE_PARM_DESC(noretry,
626 "Set sh_mem_config.retry_disable on Vega10 (0 = retry enabled (default), 1 = retry disabled)");
627
628
629
630
631
632
633int halt_if_hws_hang;
634module_param(halt_if_hws_hang, int, 0644);
635MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
636#endif
637
638
639
640
641
642
643MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))");
644module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444);
645
646static const struct pci_device_id pciidlist[] = {
647#ifdef CONFIG_DRM_AMDGPU_SI
648 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
649 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
650 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
651 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
652 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
653 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
654 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
655 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
656 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
657 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
658 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
659 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
660 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
661 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
662 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
663 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
664 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
665 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
666 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
667 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
668 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
669 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
670 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
671 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
672 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
673 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
674 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
675 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
676 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
677 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
678 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
679 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
680 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
681 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
682 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
683 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
684 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
685 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
686 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
687 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
688 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
689 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
690 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
691 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
692 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
693 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
694 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
695 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
696 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
697 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
698 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
699 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
700 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
701 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
702 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
703 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
704 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
705 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
706 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
707 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
708 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
709 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
710 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
711 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
712 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
713 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
714 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
715 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
716 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
717 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
718 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
719 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
720#endif
721#ifdef CONFIG_DRM_AMDGPU_CIK
722
723 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
724 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
725 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
726 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
727 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
728 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
729 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
730 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
731 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
732 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
733 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
734 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
735 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
736 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
737 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
738 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
739 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
740 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
741 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
742 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
743 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
744 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
745
746 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
747 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
748 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
749 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
750 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
751 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
752 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
753 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
754 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
755 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
756 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
757
758 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
759 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
760 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
761 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
762 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
763 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
764 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
765 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
766 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
767 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
768 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
769 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
770
771 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
772 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
773 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
774 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
775 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
776 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
777 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
778 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
779 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
780 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
781 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
782 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
783 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
784 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
785 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
786 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
787
788 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
789 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
790 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
791 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
792 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
793 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
794 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
795 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
796 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
797 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
798 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
799 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
800 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
801 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
802 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
803 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
804#endif
805
806 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
807 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
808 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
809 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
810 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
811
812 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
813 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
814 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
815 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
816 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
817 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
818 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
819 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
820 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
821
822 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
823 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
824
825 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
826 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
827 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
828 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
829 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
830
831 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
832
833 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
834 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
835 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
836 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
837 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
838 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
839 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
840 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
841 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
842
843 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
844 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
845 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
846 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
847 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
848 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
849 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
850 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
851 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
852 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
853 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
854 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
855 {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
856
857 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
858 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
859 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
860 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
861 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
862 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
863 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
864 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
865
866 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
867 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
868 {0x1002, 0x694F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
869
870 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
871 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
872 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
873 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
874 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
875 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
876 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
877 {0x1002, 0x6869, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
878 {0x1002, 0x686a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
879 {0x1002, 0x686b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
880 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
881 {0x1002, 0x686d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
882 {0x1002, 0x686e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
883 {0x1002, 0x686f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
884 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
885
886 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
887 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
888 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
889 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
890 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
891
892 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
893 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
894 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
895 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
896 {0x1002, 0x66A4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
897 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
898 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
899
900 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
901 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
902
903 {0, 0, 0}
904};
905
906MODULE_DEVICE_TABLE(pci, pciidlist);
907
908static struct drm_driver kms_driver;
909
910static int amdgpu_pci_probe(struct pci_dev *pdev,
911 const struct pci_device_id *ent)
912{
913 struct drm_device *dev;
914 unsigned long flags = ent->driver_data;
915 int ret, retry = 0;
916 bool supports_atomic = false;
917
918 if (!amdgpu_virtual_display &&
919 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
920 supports_atomic = true;
921
922 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
923 DRM_INFO("This hardware requires experimental hardware support.\n"
924 "See modparam exp_hw_support\n");
925 return -ENODEV;
926 }
927
928
929 ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, 0, "amdgpudrmfb");
930 if (ret)
931 return ret;
932
933 dev = drm_dev_alloc(&kms_driver, &pdev->dev);
934 if (IS_ERR(dev))
935 return PTR_ERR(dev);
936
937 if (!supports_atomic)
938 dev->driver_features &= ~DRIVER_ATOMIC;
939
940 ret = pci_enable_device(pdev);
941 if (ret)
942 goto err_free;
943
944 dev->pdev = pdev;
945
946 pci_set_drvdata(pdev, dev);
947
948retry_init:
949 ret = drm_dev_register(dev, ent->driver_data);
950 if (ret == -EAGAIN && ++retry <= 3) {
951 DRM_INFO("retry init %d\n", retry);
952
953 msleep(5000);
954 goto retry_init;
955 } else if (ret)
956 goto err_pci;
957
958 return 0;
959
960err_pci:
961 pci_disable_device(pdev);
962err_free:
963 drm_dev_put(dev);
964 return ret;
965}
966
967static void
968amdgpu_pci_remove(struct pci_dev *pdev)
969{
970 struct drm_device *dev = pci_get_drvdata(pdev);
971
972 DRM_ERROR("Device removal is currently not supported outside of fbcon\n");
973 drm_dev_unplug(dev);
974 pci_disable_device(pdev);
975 pci_set_drvdata(pdev, NULL);
976}
977
978static void
979amdgpu_pci_shutdown(struct pci_dev *pdev)
980{
981 struct drm_device *dev = pci_get_drvdata(pdev);
982 struct amdgpu_device *adev = dev->dev_private;
983
984
985
986
987
988
989 amdgpu_device_ip_suspend(adev);
990}
991
992static int amdgpu_pmops_suspend(struct device *dev)
993{
994 struct pci_dev *pdev = to_pci_dev(dev);
995
996 struct drm_device *drm_dev = pci_get_drvdata(pdev);
997 return amdgpu_device_suspend(drm_dev, true, true);
998}
999
1000static int amdgpu_pmops_resume(struct device *dev)
1001{
1002 struct pci_dev *pdev = to_pci_dev(dev);
1003 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1004
1005
1006 if (amdgpu_device_is_px(drm_dev)) {
1007 pm_runtime_disable(dev);
1008 pm_runtime_set_active(dev);
1009 pm_runtime_enable(dev);
1010 }
1011
1012 return amdgpu_device_resume(drm_dev, true, true);
1013}
1014
1015static int amdgpu_pmops_freeze(struct device *dev)
1016{
1017 struct pci_dev *pdev = to_pci_dev(dev);
1018
1019 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1020 return amdgpu_device_suspend(drm_dev, false, true);
1021}
1022
1023static int amdgpu_pmops_thaw(struct device *dev)
1024{
1025 struct pci_dev *pdev = to_pci_dev(dev);
1026
1027 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1028 return amdgpu_device_resume(drm_dev, false, true);
1029}
1030
1031static int amdgpu_pmops_poweroff(struct device *dev)
1032{
1033 struct pci_dev *pdev = to_pci_dev(dev);
1034
1035 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1036 return amdgpu_device_suspend(drm_dev, true, true);
1037}
1038
1039static int amdgpu_pmops_restore(struct device *dev)
1040{
1041 struct pci_dev *pdev = to_pci_dev(dev);
1042
1043 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1044 return amdgpu_device_resume(drm_dev, false, true);
1045}
1046
1047static int amdgpu_pmops_runtime_suspend(struct device *dev)
1048{
1049 struct pci_dev *pdev = to_pci_dev(dev);
1050 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1051 int ret;
1052
1053 if (!amdgpu_device_is_px(drm_dev)) {
1054 pm_runtime_forbid(dev);
1055 return -EBUSY;
1056 }
1057
1058 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1059 drm_kms_helper_poll_disable(drm_dev);
1060
1061 ret = amdgpu_device_suspend(drm_dev, false, false);
1062 pci_save_state(pdev);
1063 pci_disable_device(pdev);
1064 pci_ignore_hotplug(pdev);
1065 if (amdgpu_is_atpx_hybrid())
1066 pci_set_power_state(pdev, PCI_D3cold);
1067 else if (!amdgpu_has_atpx_dgpu_power_cntl())
1068 pci_set_power_state(pdev, PCI_D3hot);
1069 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
1070
1071 return 0;
1072}
1073
1074static int amdgpu_pmops_runtime_resume(struct device *dev)
1075{
1076 struct pci_dev *pdev = to_pci_dev(dev);
1077 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1078 int ret;
1079
1080 if (!amdgpu_device_is_px(drm_dev))
1081 return -EINVAL;
1082
1083 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1084
1085 if (amdgpu_is_atpx_hybrid() ||
1086 !amdgpu_has_atpx_dgpu_power_cntl())
1087 pci_set_power_state(pdev, PCI_D0);
1088 pci_restore_state(pdev);
1089 ret = pci_enable_device(pdev);
1090 if (ret)
1091 return ret;
1092 pci_set_master(pdev);
1093
1094 ret = amdgpu_device_resume(drm_dev, false, false);
1095 drm_kms_helper_poll_enable(drm_dev);
1096 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
1097 return 0;
1098}
1099
1100static int amdgpu_pmops_runtime_idle(struct device *dev)
1101{
1102 struct pci_dev *pdev = to_pci_dev(dev);
1103 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1104 struct drm_crtc *crtc;
1105
1106 if (!amdgpu_device_is_px(drm_dev)) {
1107 pm_runtime_forbid(dev);
1108 return -EBUSY;
1109 }
1110
1111 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
1112 if (crtc->enabled) {
1113 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
1114 return -EBUSY;
1115 }
1116 }
1117
1118 pm_runtime_mark_last_busy(dev);
1119 pm_runtime_autosuspend(dev);
1120
1121 return 1;
1122}
1123
1124long amdgpu_drm_ioctl(struct file *filp,
1125 unsigned int cmd, unsigned long arg)
1126{
1127 struct drm_file *file_priv = filp->private_data;
1128 struct drm_device *dev;
1129 long ret;
1130 dev = file_priv->minor->dev;
1131 ret = pm_runtime_get_sync(dev->dev);
1132 if (ret < 0)
1133 return ret;
1134
1135 ret = drm_ioctl(filp, cmd, arg);
1136
1137 pm_runtime_mark_last_busy(dev->dev);
1138 pm_runtime_put_autosuspend(dev->dev);
1139 return ret;
1140}
1141
1142static const struct dev_pm_ops amdgpu_pm_ops = {
1143 .suspend = amdgpu_pmops_suspend,
1144 .resume = amdgpu_pmops_resume,
1145 .freeze = amdgpu_pmops_freeze,
1146 .thaw = amdgpu_pmops_thaw,
1147 .poweroff = amdgpu_pmops_poweroff,
1148 .restore = amdgpu_pmops_restore,
1149 .runtime_suspend = amdgpu_pmops_runtime_suspend,
1150 .runtime_resume = amdgpu_pmops_runtime_resume,
1151 .runtime_idle = amdgpu_pmops_runtime_idle,
1152};
1153
1154static int amdgpu_flush(struct file *f, fl_owner_t id)
1155{
1156 struct drm_file *file_priv = f->private_data;
1157 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1158
1159 amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr);
1160
1161 return 0;
1162}
1163
1164
1165static const struct file_operations amdgpu_driver_kms_fops = {
1166 .owner = THIS_MODULE,
1167 .open = drm_open,
1168 .flush = amdgpu_flush,
1169 .release = drm_release,
1170 .unlocked_ioctl = amdgpu_drm_ioctl,
1171 .mmap = amdgpu_mmap,
1172 .poll = drm_poll,
1173 .read = drm_read,
1174#ifdef CONFIG_COMPAT
1175 .compat_ioctl = amdgpu_kms_compat_ioctl,
1176#endif
1177};
1178
1179static bool
1180amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
1181 bool in_vblank_irq, int *vpos, int *hpos,
1182 ktime_t *stime, ktime_t *etime,
1183 const struct drm_display_mode *mode)
1184{
1185 return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
1186 stime, etime, mode);
1187}
1188
1189static struct drm_driver kms_driver = {
1190 .driver_features =
1191 DRIVER_USE_AGP | DRIVER_ATOMIC |
1192 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
1193 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
1194 .load = amdgpu_driver_load_kms,
1195 .open = amdgpu_driver_open_kms,
1196 .postclose = amdgpu_driver_postclose_kms,
1197 .lastclose = amdgpu_driver_lastclose_kms,
1198 .unload = amdgpu_driver_unload_kms,
1199 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
1200 .enable_vblank = amdgpu_enable_vblank_kms,
1201 .disable_vblank = amdgpu_disable_vblank_kms,
1202 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
1203 .get_scanout_position = amdgpu_get_crtc_scanout_position,
1204 .irq_handler = amdgpu_irq_handler,
1205 .ioctls = amdgpu_ioctls_kms,
1206 .gem_free_object_unlocked = amdgpu_gem_object_free,
1207 .gem_open_object = amdgpu_gem_object_open,
1208 .gem_close_object = amdgpu_gem_object_close,
1209 .dumb_create = amdgpu_mode_dumb_create,
1210 .dumb_map_offset = amdgpu_mode_dumb_mmap,
1211 .fops = &amdgpu_driver_kms_fops,
1212
1213 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1214 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1215 .gem_prime_export = amdgpu_gem_prime_export,
1216 .gem_prime_import = amdgpu_gem_prime_import,
1217 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
1218 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
1219 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
1220 .gem_prime_vmap = amdgpu_gem_prime_vmap,
1221 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
1222 .gem_prime_mmap = amdgpu_gem_prime_mmap,
1223
1224 .name = DRIVER_NAME,
1225 .desc = DRIVER_DESC,
1226 .date = DRIVER_DATE,
1227 .major = KMS_DRIVER_MAJOR,
1228 .minor = KMS_DRIVER_MINOR,
1229 .patchlevel = KMS_DRIVER_PATCHLEVEL,
1230};
1231
1232static struct pci_driver amdgpu_kms_pci_driver = {
1233 .name = DRIVER_NAME,
1234 .id_table = pciidlist,
1235 .probe = amdgpu_pci_probe,
1236 .remove = amdgpu_pci_remove,
1237 .shutdown = amdgpu_pci_shutdown,
1238 .driver.pm = &amdgpu_pm_ops,
1239};
1240
1241
1242
1243static int __init amdgpu_init(void)
1244{
1245 int r;
1246
1247 if (vgacon_text_force()) {
1248 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
1249 return -EINVAL;
1250 }
1251
1252 r = amdgpu_sync_init();
1253 if (r)
1254 goto error_sync;
1255
1256 r = amdgpu_fence_slab_init();
1257 if (r)
1258 goto error_fence;
1259
1260 DRM_INFO("amdgpu kernel modesetting enabled.\n");
1261 kms_driver.num_ioctls = amdgpu_max_kms_ioctl;
1262 amdgpu_register_atpx_handler();
1263
1264
1265 amdgpu_amdkfd_init();
1266
1267
1268 return pci_register_driver(&amdgpu_kms_pci_driver);
1269
1270error_fence:
1271 amdgpu_sync_fini();
1272
1273error_sync:
1274 return r;
1275}
1276
1277static void __exit amdgpu_exit(void)
1278{
1279 amdgpu_amdkfd_fini();
1280 pci_unregister_driver(&amdgpu_kms_pci_driver);
1281 amdgpu_unregister_atpx_handler();
1282 amdgpu_sync_fini();
1283 amdgpu_fence_slab_fini();
1284}
1285
1286module_init(amdgpu_init);
1287module_exit(amdgpu_exit);
1288
1289MODULE_AUTHOR(DRIVER_AUTHOR);
1290MODULE_DESCRIPTION(DRIVER_DESC);
1291MODULE_LICENSE("GPL and additional rights");
1292