1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22#undef DEBUG
23
24#include <linux/device.h>
25#include <linux/module.h>
26#include <linux/kernel.h>
27#include <linux/types.h>
28#include <linux/init.h>
29#include <linux/interrupt.h>
30#include <linux/vmalloc.h>
31#include <linux/fs.h>
32#include <linux/errno.h>
33#include <linux/wait.h>
34#include <asm/io.h>
35#include <asm/sibyte/sb1250.h>
36
37#if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
38#include <asm/sibyte/bcm1480_regs.h>
39#include <asm/sibyte/bcm1480_scd.h>
40#include <asm/sibyte/bcm1480_int.h>
41#elif defined(CONFIG_SIBYTE_SB1250) || defined(CONFIG_SIBYTE_BCM112X)
42#include <asm/sibyte/sb1250_regs.h>
43#include <asm/sibyte/sb1250_scd.h>
44#include <asm/sibyte/sb1250_int.h>
45#else
46#error invalid SiByte UART configuration
47#endif
48
49#if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
50#undef K_INT_TRACE_FREEZE
51#define K_INT_TRACE_FREEZE K_BCM1480_INT_TRACE_FREEZE
52#undef K_INT_PERF_CNT
53#define K_INT_PERF_CNT K_BCM1480_INT_PERF_CNT
54#endif
55
56#include <asm/uaccess.h>
57
58#define SBPROF_TB_MAJOR 240
59
60typedef u64 tb_sample_t[6*256];
61
62enum open_status {
63 SB_CLOSED,
64 SB_OPENING,
65 SB_OPEN
66};
67
68struct sbprof_tb {
69 wait_queue_head_t tb_sync;
70 wait_queue_head_t tb_read;
71 struct mutex lock;
72 enum open_status open;
73 tb_sample_t *sbprof_tbbuf;
74 int next_tb_sample;
75
76 volatile int tb_enable;
77 volatile int tb_armed;
78
79};
80
81static struct sbprof_tb sbp;
82
83#define MAX_SAMPLE_BYTES (24*1024*1024)
84#define MAX_TBSAMPLE_BYTES (12*1024*1024)
85
86#define MAX_SAMPLES (MAX_SAMPLE_BYTES/sizeof(u_int32_t))
87#define TB_SAMPLE_SIZE (sizeof(tb_sample_t))
88#define MAX_TB_SAMPLES (MAX_TBSAMPLE_BYTES/TB_SAMPLE_SIZE)
89
90
91#define SBPROF_ZBSTART _IOW('s', 0, int)
92#define SBPROF_ZBSTOP _IOW('s', 1, int)
93#define SBPROF_ZBWAITFULL _IOW('s', 2, int)
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109#define zclk_timer_init(val) \
110 __asm__ __volatile__ (".set push;" \
111 ".set mips64;" \
112 "la $8, 0xb00204c0;" \
113 "sd %0, 0x10($8);" \
114 "sd %1, 0($8);" \
115 ".set pop" \
116 : \
117 \
118 : "r"(val), "r" ((1ULL << 33) | 1ULL) \
119 : "$8" )
120
121
122
123
124#define zclk_get(val) \
125 __asm__ __volatile__ (".set push;" \
126 ".set mips64;" \
127 "la $8, 0xb00204c0;" \
128 "ld %0, 0x10($8);" \
129 ".set pop" \
130 : "=r"(val) \
131 : \
132 : "$8" )
133
134#define DEVNAME "sb_tbprof"
135
136#define TB_FULL (sbp.next_tb_sample == MAX_TB_SAMPLES)
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151static u64 tb_period;
152
153static void arm_tb(void)
154{
155 u64 scdperfcnt;
156 u64 next = (1ULL << 40) - tb_period;
157 u64 tb_options = M_SCD_TRACE_CFG_FREEZE_FULL;
158
159
160
161
162
163 __raw_writeq(0, IOADDR(A_SCD_PERF_CNT_1));
164 scdperfcnt = __raw_readq(IOADDR(A_SCD_PERF_CNT_CFG));
165
166
167
168
169
170
171#if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
172 __raw_writeq((scdperfcnt & ~M_SPC_CFG_SRC1) |
173
174 V_SPC_CFG_SRC1(1),
175 IOADDR(A_BCM1480_SCD_PERF_CNT_CFG0));
176 __raw_writeq(
177 M_SPC_CFG_ENABLE |
178 M_SPC_CFG_CLEAR |
179 V_SPC_CFG_SRC1(1),
180 IOADDR(A_BCM1480_SCD_PERF_CNT_CFG1));
181#else
182 __raw_writeq((scdperfcnt & ~M_SPC_CFG_SRC1) |
183
184 M_SPC_CFG_ENABLE |
185 M_SPC_CFG_CLEAR |
186 V_SPC_CFG_SRC1(1),
187 IOADDR(A_SCD_PERF_CNT_CFG));
188#endif
189 __raw_writeq(next, IOADDR(A_SCD_PERF_CNT_1));
190
191 __raw_writeq(M_SCD_TRACE_CFG_RESET, IOADDR(A_SCD_TRACE_CFG));
192#if 0 && defined(M_SCD_TRACE_CFG_FORCECNT)
193
194 tb_options |= M_SCD_TRACE_CFG_FORCECNT;
195#endif
196 __raw_writeq(tb_options, IOADDR(A_SCD_TRACE_CFG));
197 sbp.tb_armed = 1;
198}
199
200static irqreturn_t sbprof_tb_intr(int irq, void *dev_id)
201{
202 int i;
203
204 pr_debug(DEVNAME ": tb_intr\n");
205
206 if (sbp.next_tb_sample < MAX_TB_SAMPLES) {
207
208 u64 *p = sbp.sbprof_tbbuf[sbp.next_tb_sample++];
209
210 __raw_writeq(M_SCD_TRACE_CFG_START_READ,
211 IOADDR(A_SCD_TRACE_CFG));
212 __asm__ __volatile__ ("sync" : : : "memory");
213
214 for (i = 256 * 6; i > 0; i -= 6) {
215
216
217 p[i - 1] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
218
219 p[i - 2] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
220
221 p[i - 3] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
222
223 p[i - 4] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
224
225 p[i - 5] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
226
227 p[i - 6] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
228
229 }
230 if (!sbp.tb_enable) {
231 pr_debug(DEVNAME ": tb_intr shutdown\n");
232 __raw_writeq(M_SCD_TRACE_CFG_RESET,
233 IOADDR(A_SCD_TRACE_CFG));
234 sbp.tb_armed = 0;
235 wake_up_interruptible(&sbp.tb_sync);
236 } else {
237
238 arm_tb();
239 }
240 } else {
241
242 pr_debug(DEVNAME ": tb_intr full\n");
243 __raw_writeq(M_SCD_TRACE_CFG_RESET, IOADDR(A_SCD_TRACE_CFG));
244 sbp.tb_armed = 0;
245 if (!sbp.tb_enable)
246 wake_up_interruptible(&sbp.tb_sync);
247 wake_up_interruptible(&sbp.tb_read);
248 }
249 return IRQ_HANDLED;
250}
251
252static irqreturn_t sbprof_pc_intr(int irq, void *dev_id)
253{
254 printk(DEVNAME ": unexpected pc_intr");
255 return IRQ_NONE;
256}
257
258
259
260
261
262
263
264static int sbprof_zbprof_start(struct file *filp)
265{
266 u64 scdperfcnt;
267 int err;
268
269 if (xchg(&sbp.tb_enable, 1))
270 return -EBUSY;
271
272 pr_debug(DEVNAME ": starting\n");
273
274 sbp.next_tb_sample = 0;
275 filp->f_pos = 0;
276
277 err = request_irq(K_INT_TRACE_FREEZE, sbprof_tb_intr, 0,
278 DEVNAME " trace freeze", &sbp);
279 if (err)
280 return -EBUSY;
281
282
283 scdperfcnt = __raw_readq(IOADDR(A_SCD_PERF_CNT_CFG));
284
285 __raw_writeq((scdperfcnt & ~(M_SPC_CFG_SRC1 | M_SPC_CFG_ENABLE)) |
286 M_SPC_CFG_ENABLE | M_SPC_CFG_CLEAR | V_SPC_CFG_SRC1(1),
287 IOADDR(A_SCD_PERF_CNT_CFG));
288
289
290
291
292
293
294 if (request_irq(K_INT_PERF_CNT, sbprof_pc_intr, 0, DEVNAME " scd perfcnt", &sbp)) {
295 free_irq(K_INT_TRACE_FREEZE, &sbp);
296 return -EBUSY;
297 }
298
299
300
301
302
303
304#if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
305 __raw_writeq(K_BCM1480_INT_MAP_I3,
306 IOADDR(A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_INTERRUPT_MAP_BASE_L) +
307 ((K_BCM1480_INT_PERF_CNT & 0x3f) << 3)));
308#else
309 __raw_writeq(K_INT_MAP_I3,
310 IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MAP_BASE) +
311 (K_INT_PERF_CNT << 3)));
312#endif
313
314
315 __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_0));
316 __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_1));
317 __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_2));
318 __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_3));
319
320 __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_0));
321 __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_1));
322 __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_2));
323 __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_3));
324
325 __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_0));
326 __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_1));
327 __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_2));
328 __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_3));
329
330
331
332 __raw_writeq(M_SCD_TREVT_INTERRUPT, IOADDR(A_SCD_TRACE_EVENT_0));
333 __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_1));
334 __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_2));
335 __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_3));
336 __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_4));
337 __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_5));
338 __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_6));
339 __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_7));
340
341
342
343 __raw_writeq(V_SCD_TRSEQ_FUNC_START | 0x0fff,
344 IOADDR(A_SCD_TRACE_SEQUENCE_0));
345
346 __raw_writeq(M_SCD_TRSEQ_ASAMPLE | M_SCD_TRSEQ_DSAMPLE |
347 K_SCD_TRSEQ_TRIGGER_ALL,
348 IOADDR(A_SCD_TRACE_SEQUENCE_1));
349 __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_2));
350 __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_3));
351 __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_4));
352 __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_5));
353 __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_6));
354 __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_7));
355
356
357#if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
358 __raw_writeq(1ULL << (K_BCM1480_INT_PERF_CNT & 0x3f),
359 IOADDR(A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_INTERRUPT_TRACE_L)));
360#else
361 __raw_writeq(1ULL << K_INT_PERF_CNT,
362 IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_TRACE)));
363#endif
364 arm_tb();
365
366 pr_debug(DEVNAME ": done starting\n");
367
368 return 0;
369}
370
371static int sbprof_zbprof_stop(void)
372{
373 int err = 0;
374
375 pr_debug(DEVNAME ": stopping\n");
376
377 if (sbp.tb_enable) {
378
379
380
381
382
383 pr_debug(DEVNAME ": wait for disarm\n");
384 err = wait_event_interruptible(sbp.tb_sync, !sbp.tb_armed);
385 pr_debug(DEVNAME ": disarm complete, stat %d\n", err);
386
387 if (err)
388 return err;
389
390 sbp.tb_enable = 0;
391 free_irq(K_INT_TRACE_FREEZE, &sbp);
392 free_irq(K_INT_PERF_CNT, &sbp);
393 }
394
395 pr_debug(DEVNAME ": done stopping\n");
396
397 return err;
398}
399
400static int sbprof_tb_open(struct inode *inode, struct file *filp)
401{
402 int minor;
403
404 minor = iminor(inode);
405 if (minor != 0)
406 return -ENODEV;
407
408 if (xchg(&sbp.open, SB_OPENING) != SB_CLOSED)
409 return -EBUSY;
410
411 memset(&sbp, 0, sizeof(struct sbprof_tb));
412 sbp.sbprof_tbbuf = vzalloc(MAX_TBSAMPLE_BYTES);
413 if (!sbp.sbprof_tbbuf) {
414 sbp.open = SB_CLOSED;
415 wmb();
416 return -ENOMEM;
417 }
418
419 init_waitqueue_head(&sbp.tb_sync);
420 init_waitqueue_head(&sbp.tb_read);
421 mutex_init(&sbp.lock);
422
423 sbp.open = SB_OPEN;
424 wmb();
425
426 return 0;
427}
428
429static int sbprof_tb_release(struct inode *inode, struct file *filp)
430{
431 int minor;
432
433 minor = iminor(inode);
434 if (minor != 0 || sbp.open != SB_CLOSED)
435 return -ENODEV;
436
437 mutex_lock(&sbp.lock);
438
439 if (sbp.tb_armed || sbp.tb_enable)
440 sbprof_zbprof_stop();
441
442 vfree(sbp.sbprof_tbbuf);
443 sbp.open = SB_CLOSED;
444 wmb();
445
446 mutex_unlock(&sbp.lock);
447
448 return 0;
449}
450
451static ssize_t sbprof_tb_read(struct file *filp, char *buf,
452 size_t size, loff_t *offp)
453{
454 int cur_sample, sample_off, cur_count, sample_left;
455 char *src;
456 int count = 0;
457 char *dest = buf;
458 long cur_off = *offp;
459
460 if (!access_ok(VERIFY_WRITE, buf, size))
461 return -EFAULT;
462
463 mutex_lock(&sbp.lock);
464
465 count = 0;
466 cur_sample = cur_off / TB_SAMPLE_SIZE;
467 sample_off = cur_off % TB_SAMPLE_SIZE;
468 sample_left = TB_SAMPLE_SIZE - sample_off;
469
470 while (size && (cur_sample < sbp.next_tb_sample)) {
471 int err;
472
473 cur_count = size < sample_left ? size : sample_left;
474 src = (char *)(((long)sbp.sbprof_tbbuf[cur_sample])+sample_off);
475 err = __copy_to_user(dest, src, cur_count);
476 if (err) {
477 *offp = cur_off + cur_count - err;
478 mutex_unlock(&sbp.lock);
479 return err;
480 }
481 pr_debug(DEVNAME ": read from sample %d, %d bytes\n",
482 cur_sample, cur_count);
483 size -= cur_count;
484 sample_left -= cur_count;
485 if (!sample_left) {
486 cur_sample++;
487 sample_off = 0;
488 sample_left = TB_SAMPLE_SIZE;
489 } else {
490 sample_off += cur_count;
491 }
492 cur_off += cur_count;
493 dest += cur_count;
494 count += cur_count;
495 }
496 *offp = cur_off;
497 mutex_unlock(&sbp.lock);
498
499 return count;
500}
501
502static long sbprof_tb_ioctl(struct file *filp,
503 unsigned int command,
504 unsigned long arg)
505{
506 int err = 0;
507
508 switch (command) {
509 case SBPROF_ZBSTART:
510 mutex_lock(&sbp.lock);
511 err = sbprof_zbprof_start(filp);
512 mutex_unlock(&sbp.lock);
513 break;
514
515 case SBPROF_ZBSTOP:
516 mutex_lock(&sbp.lock);
517 err = sbprof_zbprof_stop();
518 mutex_unlock(&sbp.lock);
519 break;
520
521 case SBPROF_ZBWAITFULL: {
522 err = wait_event_interruptible(sbp.tb_read, TB_FULL);
523 if (err)
524 break;
525
526 err = put_user(TB_FULL, (int *) arg);
527 break;
528 }
529
530 default:
531 err = -EINVAL;
532 break;
533 }
534
535 return err;
536}
537
538static const struct file_operations sbprof_tb_fops = {
539 .owner = THIS_MODULE,
540 .open = sbprof_tb_open,
541 .release = sbprof_tb_release,
542 .read = sbprof_tb_read,
543 .unlocked_ioctl = sbprof_tb_ioctl,
544 .compat_ioctl = sbprof_tb_ioctl,
545 .mmap = NULL,
546 .llseek = default_llseek,
547};
548
549static struct class *tb_class;
550static struct device *tb_dev;
551
552static int __init sbprof_tb_init(void)
553{
554 struct device *dev;
555 struct class *tbc;
556 int err;
557
558 if (register_chrdev(SBPROF_TB_MAJOR, DEVNAME, &sbprof_tb_fops)) {
559 printk(KERN_WARNING DEVNAME ": initialization failed (dev %d)\n",
560 SBPROF_TB_MAJOR);
561 return -EIO;
562 }
563
564 tbc = class_create(THIS_MODULE, "sb_tracebuffer");
565 if (IS_ERR(tbc)) {
566 err = PTR_ERR(tbc);
567 goto out_chrdev;
568 }
569
570 tb_class = tbc;
571
572 dev = device_create(tbc, NULL, MKDEV(SBPROF_TB_MAJOR, 0), NULL, "tb");
573 if (IS_ERR(dev)) {
574 err = PTR_ERR(dev);
575 goto out_class;
576 }
577 tb_dev = dev;
578
579 sbp.open = SB_CLOSED;
580 wmb();
581 tb_period = zbbus_mhz * 10000LL;
582 pr_info(DEVNAME ": initialized - tb_period = %lld\n",
583 (long long) tb_period);
584 return 0;
585
586out_class:
587 class_destroy(tb_class);
588out_chrdev:
589 unregister_chrdev(SBPROF_TB_MAJOR, DEVNAME);
590
591 return err;
592}
593
594static void __exit sbprof_tb_cleanup(void)
595{
596 device_destroy(tb_class, MKDEV(SBPROF_TB_MAJOR, 0));
597 unregister_chrdev(SBPROF_TB_MAJOR, DEVNAME);
598 class_destroy(tb_class);
599}
600
601module_init(sbprof_tb_init);
602module_exit(sbprof_tb_cleanup);
603
604MODULE_ALIAS_CHARDEV_MAJOR(SBPROF_TB_MAJOR);
605MODULE_AUTHOR("Ralf Baechle <ralf@linux-mips.org>");
606MODULE_LICENSE("GPL");
607