linux/drivers/net/ethernet/sfc/net_driver.h
<<
>>
Prefs
   1/****************************************************************************
   2 * Driver for Solarflare network controllers and boards
   3 * Copyright 2005-2006 Fen Systems Ltd.
   4 * Copyright 2005-2013 Solarflare Communications Inc.
   5 *
   6 * This program is free software; you can redistribute it and/or modify it
   7 * under the terms of the GNU General Public License version 2 as published
   8 * by the Free Software Foundation, incorporated herein by reference.
   9 */
  10
  11/* Common definitions for all Efx net driver code */
  12
  13#ifndef EFX_NET_DRIVER_H
  14#define EFX_NET_DRIVER_H
  15
  16#include <linux/netdevice.h>
  17#include <linux/etherdevice.h>
  18#include <linux/ethtool.h>
  19#include <linux/if_vlan.h>
  20#include <linux/timer.h>
  21#include <linux/mdio.h>
  22#include <linux/list.h>
  23#include <linux/pci.h>
  24#include <linux/device.h>
  25#include <linux/highmem.h>
  26#include <linux/workqueue.h>
  27#include <linux/mutex.h>
  28#include <linux/rwsem.h>
  29#include <linux/vmalloc.h>
  30#include <linux/i2c.h>
  31#include <linux/mtd/mtd.h>
  32#include <net/busy_poll.h>
  33
  34#include "enum.h"
  35#include "bitfield.h"
  36#include "filter.h"
  37
  38/**************************************************************************
  39 *
  40 * Build definitions
  41 *
  42 **************************************************************************/
  43
  44#define EFX_DRIVER_VERSION      "4.1"
  45
  46#ifdef DEBUG
  47#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
  48#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  49#else
  50#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
  51#define EFX_WARN_ON_PARANOID(x) do {} while (0)
  52#endif
  53
  54/**************************************************************************
  55 *
  56 * Efx data structures
  57 *
  58 **************************************************************************/
  59
  60#define EFX_MAX_CHANNELS 32U
  61#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  62#define EFX_EXTRA_CHANNEL_IOV   0
  63#define EFX_EXTRA_CHANNEL_PTP   1
  64#define EFX_MAX_EXTRA_CHANNELS  2U
  65
  66/* Checksum generation is a per-queue option in hardware, so each
  67 * queue visible to the networking core is backed by two hardware TX
  68 * queues. */
  69#define EFX_MAX_TX_TC           2
  70#define EFX_MAX_CORE_TX_QUEUES  (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
  71#define EFX_TXQ_TYPE_OFFLOAD    1       /* flag */
  72#define EFX_TXQ_TYPE_HIGHPRI    2       /* flag */
  73#define EFX_TXQ_TYPES           4
  74#define EFX_MAX_TX_QUEUES       (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
  75
  76/* Maximum possible MTU the driver supports */
  77#define EFX_MAX_MTU (9 * 1024)
  78
  79/* Minimum MTU, from RFC791 (IP) */
  80#define EFX_MIN_MTU 68
  81
  82/* Size of an RX scatter buffer.  Small enough to pack 2 into a 4K page,
  83 * and should be a multiple of the cache line size.
  84 */
  85#define EFX_RX_USR_BUF_SIZE     (2048 - 256)
  86
  87/* If possible, we should ensure cache line alignment at start and end
  88 * of every buffer.  Otherwise, we just need to ensure 4-byte
  89 * alignment of the network header.
  90 */
  91#if NET_IP_ALIGN == 0
  92#define EFX_RX_BUF_ALIGNMENT    L1_CACHE_BYTES
  93#else
  94#define EFX_RX_BUF_ALIGNMENT    4
  95#endif
  96
  97/* Forward declare Precision Time Protocol (PTP) support structure. */
  98struct efx_ptp_data;
  99struct hwtstamp_config;
 100
 101struct efx_self_tests;
 102
 103/**
 104 * struct efx_buffer - A general-purpose DMA buffer
 105 * @addr: host base address of the buffer
 106 * @dma_addr: DMA base address of the buffer
 107 * @len: Buffer length, in bytes
 108 *
 109 * The NIC uses these buffers for its interrupt status registers and
 110 * MAC stats dumps.
 111 */
 112struct efx_buffer {
 113        void *addr;
 114        dma_addr_t dma_addr;
 115        unsigned int len;
 116};
 117
 118/**
 119 * struct efx_special_buffer - DMA buffer entered into buffer table
 120 * @buf: Standard &struct efx_buffer
 121 * @index: Buffer index within controller;s buffer table
 122 * @entries: Number of buffer table entries
 123 *
 124 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
 125 * Event and descriptor rings are addressed via one or more buffer
 126 * table entries (and so can be physically non-contiguous, although we
 127 * currently do not take advantage of that).  On Falcon and Siena we
 128 * have to take care of allocating and initialising the entries
 129 * ourselves.  On later hardware this is managed by the firmware and
 130 * @index and @entries are left as 0.
 131 */
 132struct efx_special_buffer {
 133        struct efx_buffer buf;
 134        unsigned int index;
 135        unsigned int entries;
 136};
 137
 138/**
 139 * struct efx_tx_buffer - buffer state for a TX descriptor
 140 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
 141 *      freed when descriptor completes
 142 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
 143 * @dma_addr: DMA address of the fragment.
 144 * @flags: Flags for allocation and DMA mapping type
 145 * @len: Length of this fragment.
 146 *      This field is zero when the queue slot is empty.
 147 * @unmap_len: Length of this fragment to unmap
 148 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
 149 * Only valid if @unmap_len != 0.
 150 */
 151struct efx_tx_buffer {
 152        const struct sk_buff *skb;
 153        union {
 154                efx_qword_t option;
 155                dma_addr_t dma_addr;
 156        };
 157        unsigned short flags;
 158        unsigned short len;
 159        unsigned short unmap_len;
 160        unsigned short dma_offset;
 161};
 162#define EFX_TX_BUF_CONT         1       /* not last descriptor of packet */
 163#define EFX_TX_BUF_SKB          2       /* buffer is last part of skb */
 164#define EFX_TX_BUF_MAP_SINGLE   8       /* buffer was mapped with dma_map_single() */
 165#define EFX_TX_BUF_OPTION       0x10    /* empty buffer for option descriptor */
 166
 167/**
 168 * struct efx_tx_queue - An Efx TX queue
 169 *
 170 * This is a ring buffer of TX fragments.
 171 * Since the TX completion path always executes on the same
 172 * CPU and the xmit path can operate on different CPUs,
 173 * performance is increased by ensuring that the completion
 174 * path and the xmit path operate on different cache lines.
 175 * This is particularly important if the xmit path is always
 176 * executing on one CPU which is different from the completion
 177 * path.  There is also a cache line for members which are
 178 * read but not written on the fast path.
 179 *
 180 * @efx: The associated Efx NIC
 181 * @queue: DMA queue number
 182 * @tso_version: Version of TSO in use for this queue.
 183 * @channel: The associated channel
 184 * @core_txq: The networking core TX queue structure
 185 * @buffer: The software buffer ring
 186 * @cb_page: Array of pages of copy buffers.  Carved up according to
 187 *      %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
 188 * @txd: The hardware descriptor ring
 189 * @ptr_mask: The size of the ring minus 1.
 190 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
 191 *      Size of the region is efx_piobuf_size.
 192 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
 193 * @initialised: Has hardware queue been initialised?
 194 * @handle_tso: TSO xmit preparation handler.  Sets up the TSO metadata and
 195 *      may also map tx data, depending on the nature of the TSO implementation.
 196 * @read_count: Current read pointer.
 197 *      This is the number of buffers that have been removed from both rings.
 198 * @old_write_count: The value of @write_count when last checked.
 199 *      This is here for performance reasons.  The xmit path will
 200 *      only get the up-to-date value of @write_count if this
 201 *      variable indicates that the queue is empty.  This is to
 202 *      avoid cache-line ping-pong between the xmit path and the
 203 *      completion path.
 204 * @merge_events: Number of TX merged completion events
 205 * @insert_count: Current insert pointer
 206 *      This is the number of buffers that have been added to the
 207 *      software ring.
 208 * @write_count: Current write pointer
 209 *      This is the number of buffers that have been added to the
 210 *      hardware ring.
 211 * @packet_write_count: Completable write pointer
 212 *      This is the write pointer of the last packet written.
 213 *      Normally this will equal @write_count, but as option descriptors
 214 *      don't produce completion events, they won't update this.
 215 *      Filled in iff @efx->type->option_descriptors; only used for PIO.
 216 *      Thus, this is written and used on EF10, and neither on farch.
 217 * @old_read_count: The value of read_count when last checked.
 218 *      This is here for performance reasons.  The xmit path will
 219 *      only get the up-to-date value of read_count if this
 220 *      variable indicates that the queue is full.  This is to
 221 *      avoid cache-line ping-pong between the xmit path and the
 222 *      completion path.
 223 * @tso_bursts: Number of times TSO xmit invoked by kernel
 224 * @tso_long_headers: Number of packets with headers too long for standard
 225 *      blocks
 226 * @tso_packets: Number of packets via the TSO xmit path
 227 * @tso_fallbacks: Number of times TSO fallback used
 228 * @pushes: Number of times the TX push feature has been used
 229 * @pio_packets: Number of times the TX PIO feature has been used
 230 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
 231 * @cb_packets: Number of times the TX copybreak feature has been used
 232 * @empty_read_count: If the completion path has seen the queue as empty
 233 *      and the transmission path has not yet checked this, the value of
 234 *      @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
 235 */
 236struct efx_tx_queue {
 237        /* Members which don't change on the fast path */
 238        struct efx_nic *efx ____cacheline_aligned_in_smp;
 239        unsigned queue;
 240        unsigned int tso_version;
 241        struct efx_channel *channel;
 242        struct netdev_queue *core_txq;
 243        struct efx_tx_buffer *buffer;
 244        struct efx_buffer *cb_page;
 245        struct efx_special_buffer txd;
 246        unsigned int ptr_mask;
 247        void __iomem *piobuf;
 248        unsigned int piobuf_offset;
 249        bool initialised;
 250
 251        /* Function pointers used in the fast path. */
 252        int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
 253
 254        /* Members used mainly on the completion path */
 255        unsigned int read_count ____cacheline_aligned_in_smp;
 256        unsigned int old_write_count;
 257        unsigned int merge_events;
 258        unsigned int bytes_compl;
 259        unsigned int pkts_compl;
 260
 261        /* Members used only on the xmit path */
 262        unsigned int insert_count ____cacheline_aligned_in_smp;
 263        unsigned int write_count;
 264        unsigned int packet_write_count;
 265        unsigned int old_read_count;
 266        unsigned int tso_bursts;
 267        unsigned int tso_long_headers;
 268        unsigned int tso_packets;
 269        unsigned int tso_fallbacks;
 270        unsigned int pushes;
 271        unsigned int pio_packets;
 272        bool xmit_more_available;
 273        unsigned int cb_packets;
 274        /* Statistics to supplement MAC stats */
 275        unsigned long tx_packets;
 276
 277        /* Members shared between paths and sometimes updated */
 278        unsigned int empty_read_count ____cacheline_aligned_in_smp;
 279#define EFX_EMPTY_COUNT_VALID 0x80000000
 280        atomic_t flush_outstanding;
 281};
 282
 283#define EFX_TX_CB_ORDER 7
 284#define EFX_TX_CB_SIZE  (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
 285
 286/**
 287 * struct efx_rx_buffer - An Efx RX data buffer
 288 * @dma_addr: DMA base address of the buffer
 289 * @page: The associated page buffer.
 290 *      Will be %NULL if the buffer slot is currently free.
 291 * @page_offset: If pending: offset in @page of DMA base address.
 292 *      If completed: offset in @page of Ethernet header.
 293 * @len: If pending: length for DMA descriptor.
 294 *      If completed: received length, excluding hash prefix.
 295 * @flags: Flags for buffer and packet state.  These are only set on the
 296 *      first buffer of a scattered packet.
 297 */
 298struct efx_rx_buffer {
 299        dma_addr_t dma_addr;
 300        struct page *page;
 301        u16 page_offset;
 302        u16 len;
 303        u16 flags;
 304};
 305#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
 306#define EFX_RX_PKT_CSUMMED      0x0002
 307#define EFX_RX_PKT_DISCARD      0x0004
 308#define EFX_RX_PKT_TCP          0x0040
 309#define EFX_RX_PKT_PREFIX_LEN   0x0080  /* length is in prefix only */
 310#define EFX_RX_PKT_CSUM_LEVEL   0x0200
 311
 312/**
 313 * struct efx_rx_page_state - Page-based rx buffer state
 314 *
 315 * Inserted at the start of every page allocated for receive buffers.
 316 * Used to facilitate sharing dma mappings between recycled rx buffers
 317 * and those passed up to the kernel.
 318 *
 319 * @dma_addr: The dma address of this page.
 320 */
 321struct efx_rx_page_state {
 322        dma_addr_t dma_addr;
 323
 324        unsigned int __pad[0] ____cacheline_aligned;
 325};
 326
 327/**
 328 * struct efx_rx_queue - An Efx RX queue
 329 * @efx: The associated Efx NIC
 330 * @core_index:  Index of network core RX queue.  Will be >= 0 iff this
 331 *      is associated with a real RX queue.
 332 * @buffer: The software buffer ring
 333 * @rxd: The hardware descriptor ring
 334 * @ptr_mask: The size of the ring minus 1.
 335 * @refill_enabled: Enable refill whenever fill level is low
 336 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
 337 *      @rxq_flush_pending.
 338 * @added_count: Number of buffers added to the receive queue.
 339 * @notified_count: Number of buffers given to NIC (<= @added_count).
 340 * @removed_count: Number of buffers removed from the receive queue.
 341 * @scatter_n: Used by NIC specific receive code.
 342 * @scatter_len: Used by NIC specific receive code.
 343 * @page_ring: The ring to store DMA mapped pages for reuse.
 344 * @page_add: Counter to calculate the write pointer for the recycle ring.
 345 * @page_remove: Counter to calculate the read pointer for the recycle ring.
 346 * @page_recycle_count: The number of pages that have been recycled.
 347 * @page_recycle_failed: The number of pages that couldn't be recycled because
 348 *      the kernel still held a reference to them.
 349 * @page_recycle_full: The number of pages that were released because the
 350 *      recycle ring was full.
 351 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
 352 * @max_fill: RX descriptor maximum fill level (<= ring size)
 353 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
 354 *      (<= @max_fill)
 355 * @min_fill: RX descriptor minimum non-zero fill level.
 356 *      This records the minimum fill level observed when a ring
 357 *      refill was triggered.
 358 * @recycle_count: RX buffer recycle counter.
 359 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
 360 */
 361struct efx_rx_queue {
 362        struct efx_nic *efx;
 363        int core_index;
 364        struct efx_rx_buffer *buffer;
 365        struct efx_special_buffer rxd;
 366        unsigned int ptr_mask;
 367        bool refill_enabled;
 368        bool flush_pending;
 369
 370        unsigned int added_count;
 371        unsigned int notified_count;
 372        unsigned int removed_count;
 373        unsigned int scatter_n;
 374        unsigned int scatter_len;
 375        struct page **page_ring;
 376        unsigned int page_add;
 377        unsigned int page_remove;
 378        unsigned int page_recycle_count;
 379        unsigned int page_recycle_failed;
 380        unsigned int page_recycle_full;
 381        unsigned int page_ptr_mask;
 382        unsigned int max_fill;
 383        unsigned int fast_fill_trigger;
 384        unsigned int min_fill;
 385        unsigned int min_overfill;
 386        unsigned int recycle_count;
 387        struct timer_list slow_fill;
 388        unsigned int slow_fill_count;
 389        /* Statistics to supplement MAC stats */
 390        unsigned long rx_packets;
 391};
 392
 393enum efx_sync_events_state {
 394        SYNC_EVENTS_DISABLED = 0,
 395        SYNC_EVENTS_QUIESCENT,
 396        SYNC_EVENTS_REQUESTED,
 397        SYNC_EVENTS_VALID,
 398};
 399
 400/**
 401 * struct efx_channel - An Efx channel
 402 *
 403 * A channel comprises an event queue, at least one TX queue, at least
 404 * one RX queue, and an associated tasklet for processing the event
 405 * queue.
 406 *
 407 * @efx: Associated Efx NIC
 408 * @channel: Channel instance number
 409 * @type: Channel type definition
 410 * @eventq_init: Event queue initialised flag
 411 * @enabled: Channel enabled indicator
 412 * @irq: IRQ number (MSI and MSI-X only)
 413 * @irq_moderation_us: IRQ moderation value (in microseconds)
 414 * @napi_dev: Net device used with NAPI
 415 * @napi_str: NAPI control structure
 416 * @state: state for NAPI vs busy polling
 417 * @state_lock: lock protecting @state
 418 * @eventq: Event queue buffer
 419 * @eventq_mask: Event queue pointer mask
 420 * @eventq_read_ptr: Event queue read pointer
 421 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
 422 * @irq_count: Number of IRQs since last adaptive moderation decision
 423 * @irq_mod_score: IRQ moderation score
 424 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
 425 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
 426 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
 427 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
 428 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
 429 * @n_rx_overlength: Count of RX_OVERLENGTH errors
 430 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
 431 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
 432 *      lack of descriptors
 433 * @n_rx_merge_events: Number of RX merged completion events
 434 * @n_rx_merge_packets: Number of RX packets completed by merged events
 435 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
 436 *      __efx_rx_packet(), or zero if there is none
 437 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
 438 *      by __efx_rx_packet(), if @rx_pkt_n_frags != 0
 439 * @rx_queue: RX queue for this channel
 440 * @tx_queue: TX queues for this channel
 441 * @sync_events_state: Current state of sync events on this channel
 442 * @sync_timestamp_major: Major part of the last ptp sync event
 443 * @sync_timestamp_minor: Minor part of the last ptp sync event
 444 */
 445struct efx_channel {
 446        struct efx_nic *efx;
 447        int channel;
 448        const struct efx_channel_type *type;
 449        bool eventq_init;
 450        bool enabled;
 451        int irq;
 452        unsigned int irq_moderation_us;
 453        struct net_device *napi_dev;
 454        struct napi_struct napi_str;
 455#ifdef CONFIG_NET_RX_BUSY_POLL
 456        unsigned long busy_poll_state;
 457#endif
 458        struct efx_special_buffer eventq;
 459        unsigned int eventq_mask;
 460        unsigned int eventq_read_ptr;
 461        int event_test_cpu;
 462
 463        unsigned int irq_count;
 464        unsigned int irq_mod_score;
 465#ifdef CONFIG_RFS_ACCEL
 466        unsigned int rfs_filters_added;
 467#endif
 468
 469        unsigned int n_rx_tobe_disc;
 470        unsigned int n_rx_ip_hdr_chksum_err;
 471        unsigned int n_rx_tcp_udp_chksum_err;
 472        unsigned int n_rx_outer_ip_hdr_chksum_err;
 473        unsigned int n_rx_outer_tcp_udp_chksum_err;
 474        unsigned int n_rx_inner_ip_hdr_chksum_err;
 475        unsigned int n_rx_inner_tcp_udp_chksum_err;
 476        unsigned int n_rx_eth_crc_err;
 477        unsigned int n_rx_mcast_mismatch;
 478        unsigned int n_rx_frm_trunc;
 479        unsigned int n_rx_overlength;
 480        unsigned int n_skbuff_leaks;
 481        unsigned int n_rx_nodesc_trunc;
 482        unsigned int n_rx_merge_events;
 483        unsigned int n_rx_merge_packets;
 484
 485        unsigned int rx_pkt_n_frags;
 486        unsigned int rx_pkt_index;
 487
 488        struct efx_rx_queue rx_queue;
 489        struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
 490
 491        enum efx_sync_events_state sync_events_state;
 492        u32 sync_timestamp_major;
 493        u32 sync_timestamp_minor;
 494};
 495
 496/**
 497 * struct efx_msi_context - Context for each MSI
 498 * @efx: The associated NIC
 499 * @index: Index of the channel/IRQ
 500 * @name: Name of the channel/IRQ
 501 *
 502 * Unlike &struct efx_channel, this is never reallocated and is always
 503 * safe for the IRQ handler to access.
 504 */
 505struct efx_msi_context {
 506        struct efx_nic *efx;
 507        unsigned int index;
 508        char name[IFNAMSIZ + 6];
 509};
 510
 511/**
 512 * struct efx_channel_type - distinguishes traffic and extra channels
 513 * @handle_no_channel: Handle failure to allocate an extra channel
 514 * @pre_probe: Set up extra state prior to initialisation
 515 * @post_remove: Tear down extra state after finalisation, if allocated.
 516 *      May be called on channels that have not been probed.
 517 * @get_name: Generate the channel's name (used for its IRQ handler)
 518 * @copy: Copy the channel state prior to reallocation.  May be %NULL if
 519 *      reallocation is not supported.
 520 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
 521 * @keep_eventq: Flag for whether event queue should be kept initialised
 522 *      while the device is stopped
 523 */
 524struct efx_channel_type {
 525        void (*handle_no_channel)(struct efx_nic *);
 526        int (*pre_probe)(struct efx_channel *);
 527        void (*post_remove)(struct efx_channel *);
 528        void (*get_name)(struct efx_channel *, char *buf, size_t len);
 529        struct efx_channel *(*copy)(const struct efx_channel *);
 530        bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
 531        bool keep_eventq;
 532};
 533
 534enum efx_led_mode {
 535        EFX_LED_OFF     = 0,
 536        EFX_LED_ON      = 1,
 537        EFX_LED_DEFAULT = 2
 538};
 539
 540#define STRING_TABLE_LOOKUP(val, member) \
 541        ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
 542
 543extern const char *const efx_loopback_mode_names[];
 544extern const unsigned int efx_loopback_mode_max;
 545#define LOOPBACK_MODE(efx) \
 546        STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
 547
 548extern const char *const efx_reset_type_names[];
 549extern const unsigned int efx_reset_type_max;
 550#define RESET_TYPE(type) \
 551        STRING_TABLE_LOOKUP(type, efx_reset_type)
 552
 553void efx_get_udp_tunnel_type_name(u16 type, char *buf, size_t buflen);
 554
 555enum efx_int_mode {
 556        /* Be careful if altering to correct macro below */
 557        EFX_INT_MODE_MSIX = 0,
 558        EFX_INT_MODE_MSI = 1,
 559        EFX_INT_MODE_LEGACY = 2,
 560        EFX_INT_MODE_MAX        /* Insert any new items before this */
 561};
 562#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
 563
 564enum nic_state {
 565        STATE_UNINIT = 0,       /* device being probed/removed or is frozen */
 566        STATE_READY = 1,        /* hardware ready and netdev registered */
 567        STATE_DISABLED = 2,     /* device disabled due to hardware errors */
 568        STATE_RECOVERY = 3,     /* device recovering from PCI error */
 569};
 570
 571/* Forward declaration */
 572struct efx_nic;
 573
 574/* Pseudo bit-mask flow control field */
 575#define EFX_FC_RX       FLOW_CTRL_RX
 576#define EFX_FC_TX       FLOW_CTRL_TX
 577#define EFX_FC_AUTO     4
 578
 579/**
 580 * struct efx_link_state - Current state of the link
 581 * @up: Link is up
 582 * @fd: Link is full-duplex
 583 * @fc: Actual flow control flags
 584 * @speed: Link speed (Mbps)
 585 */
 586struct efx_link_state {
 587        bool up;
 588        bool fd;
 589        u8 fc;
 590        unsigned int speed;
 591};
 592
 593static inline bool efx_link_state_equal(const struct efx_link_state *left,
 594                                        const struct efx_link_state *right)
 595{
 596        return left->up == right->up && left->fd == right->fd &&
 597                left->fc == right->fc && left->speed == right->speed;
 598}
 599
 600/**
 601 * struct efx_phy_operations - Efx PHY operations table
 602 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
 603 *      efx->loopback_modes.
 604 * @init: Initialise PHY
 605 * @fini: Shut down PHY
 606 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
 607 * @poll: Update @link_state and report whether it changed.
 608 *      Serialised by the mac_lock.
 609 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
 610 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
 611 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
 612 *      (only needed where AN bit is set in mmds)
 613 * @test_alive: Test that PHY is 'alive' (online)
 614 * @test_name: Get the name of a PHY-specific test/result
 615 * @run_tests: Run tests and record results as appropriate (offline).
 616 *      Flags are the ethtool tests flags.
 617 */
 618struct efx_phy_operations {
 619        int (*probe) (struct efx_nic *efx);
 620        int (*init) (struct efx_nic *efx);
 621        void (*fini) (struct efx_nic *efx);
 622        void (*remove) (struct efx_nic *efx);
 623        int (*reconfigure) (struct efx_nic *efx);
 624        bool (*poll) (struct efx_nic *efx);
 625        void (*get_settings) (struct efx_nic *efx,
 626                              struct ethtool_cmd *ecmd);
 627        int (*set_settings) (struct efx_nic *efx,
 628                             struct ethtool_cmd *ecmd);
 629        void (*set_npage_adv) (struct efx_nic *efx, u32);
 630        int (*test_alive) (struct efx_nic *efx);
 631        const char *(*test_name) (struct efx_nic *efx, unsigned int index);
 632        int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
 633        int (*get_module_eeprom) (struct efx_nic *efx,
 634                               struct ethtool_eeprom *ee,
 635                               u8 *data);
 636        int (*get_module_info) (struct efx_nic *efx,
 637                                struct ethtool_modinfo *modinfo);
 638};
 639
 640/**
 641 * enum efx_phy_mode - PHY operating mode flags
 642 * @PHY_MODE_NORMAL: on and should pass traffic
 643 * @PHY_MODE_TX_DISABLED: on with TX disabled
 644 * @PHY_MODE_LOW_POWER: set to low power through MDIO
 645 * @PHY_MODE_OFF: switched off through external control
 646 * @PHY_MODE_SPECIAL: on but will not pass traffic
 647 */
 648enum efx_phy_mode {
 649        PHY_MODE_NORMAL         = 0,
 650        PHY_MODE_TX_DISABLED    = 1,
 651        PHY_MODE_LOW_POWER      = 2,
 652        PHY_MODE_OFF            = 4,
 653        PHY_MODE_SPECIAL        = 8,
 654};
 655
 656static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
 657{
 658        return !!(mode & ~PHY_MODE_TX_DISABLED);
 659}
 660
 661/**
 662 * struct efx_hw_stat_desc - Description of a hardware statistic
 663 * @name: Name of the statistic as visible through ethtool, or %NULL if
 664 *      it should not be exposed
 665 * @dma_width: Width in bits (0 for non-DMA statistics)
 666 * @offset: Offset within stats (ignored for non-DMA statistics)
 667 */
 668struct efx_hw_stat_desc {
 669        const char *name;
 670        u16 dma_width;
 671        u16 offset;
 672};
 673
 674/* Number of bits used in a multicast filter hash address */
 675#define EFX_MCAST_HASH_BITS 8
 676
 677/* Number of (single-bit) entries in a multicast filter hash */
 678#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
 679
 680/* An Efx multicast filter hash */
 681union efx_multicast_hash {
 682        u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
 683        efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
 684};
 685
 686struct vfdi_status;
 687
 688/**
 689 * struct efx_nic - an Efx NIC
 690 * @name: Device name (net device name or bus id before net device registered)
 691 * @pci_dev: The PCI device
 692 * @node: List node for maintaning primary/secondary function lists
 693 * @primary: &struct efx_nic instance for the primary function of this
 694 *      controller.  May be the same structure, and may be %NULL if no
 695 *      primary function is bound.  Serialised by rtnl_lock.
 696 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
 697 *      functions of the controller, if this is for the primary function.
 698 *      Serialised by rtnl_lock.
 699 * @type: Controller type attributes
 700 * @legacy_irq: IRQ number
 701 * @workqueue: Workqueue for port reconfigures and the HW monitor.
 702 *      Work items do not hold and must not acquire RTNL.
 703 * @workqueue_name: Name of workqueue
 704 * @reset_work: Scheduled reset workitem
 705 * @membase_phys: Memory BAR value as physical address
 706 * @membase: Memory BAR value
 707 * @interrupt_mode: Interrupt mode
 708 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
 709 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
 710 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
 711 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
 712 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
 713 * @msg_enable: Log message enable flags
 714 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
 715 * @reset_pending: Bitmask for pending resets
 716 * @tx_queue: TX DMA queues
 717 * @rx_queue: RX DMA queues
 718 * @channel: Channels
 719 * @msi_context: Context for each MSI
 720 * @extra_channel_types: Types of extra (non-traffic) channels that
 721 *      should be allocated for this NIC
 722 * @rxq_entries: Size of receive queues requested by user.
 723 * @txq_entries: Size of transmit queues requested by user.
 724 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
 725 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
 726 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
 727 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
 728 * @sram_lim_qw: Qword address limit of SRAM
 729 * @next_buffer_table: First available buffer table id
 730 * @n_channels: Number of channels in use
 731 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
 732 * @n_tx_channels: Number of channels used for TX
 733 * @rx_ip_align: RX DMA address offset to have IP header aligned in
 734 *      in accordance with NET_IP_ALIGN
 735 * @rx_dma_len: Current maximum RX DMA length
 736 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
 737 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
 738 *      for use in sk_buff::truesize
 739 * @rx_prefix_size: Size of RX prefix before packet data
 740 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
 741 *      (valid only if @rx_prefix_size != 0; always negative)
 742 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
 743 *      (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
 744 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
 745 *      (valid only if channel->sync_timestamps_enabled; always negative)
 746 * @rx_hash_key: Toeplitz hash key for RSS
 747 * @rx_indir_table: Indirection table for RSS
 748 * @rx_scatter: Scatter mode enabled for receives
 749 * @rss_active: RSS enabled on hardware
 750 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
 751 * @int_error_count: Number of internal errors seen recently
 752 * @int_error_expire: Time at which error count will be expired
 753 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
 754 *      acknowledge but do nothing else.
 755 * @irq_status: Interrupt status buffer
 756 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
 757 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
 758 * @selftest_work: Work item for asynchronous self-test
 759 * @mtd_list: List of MTDs attached to the NIC
 760 * @nic_data: Hardware dependent state
 761 * @mcdi: Management-Controller-to-Driver Interface state
 762 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
 763 *      efx_monitor() and efx_reconfigure_port()
 764 * @port_enabled: Port enabled indicator.
 765 *      Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
 766 *      efx_mac_work() with kernel interfaces. Safe to read under any
 767 *      one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
 768 *      be held to modify it.
 769 * @port_initialized: Port initialized?
 770 * @net_dev: Operating system network device. Consider holding the rtnl lock
 771 * @fixed_features: Features which cannot be turned off
 772 * @stats_buffer: DMA buffer for statistics
 773 * @phy_type: PHY type
 774 * @phy_op: PHY interface
 775 * @phy_data: PHY private data (including PHY-specific stats)
 776 * @mdio: PHY MDIO interface
 777 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
 778 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
 779 * @link_advertising: Autonegotiation advertising flags
 780 * @link_state: Current state of the link
 781 * @n_link_state_changes: Number of times the link has changed state
 782 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
 783 *      Protected by @mac_lock.
 784 * @multicast_hash: Multicast hash table for Falcon-arch.
 785 *      Protected by @mac_lock.
 786 * @wanted_fc: Wanted flow control flags
 787 * @fc_disable: When non-zero flow control is disabled. Typically used to
 788 *      ensure that network back pressure doesn't delay dma queue flushes.
 789 *      Serialised by the rtnl lock.
 790 * @mac_work: Work item for changing MAC promiscuity and multicast hash
 791 * @loopback_mode: Loopback status
 792 * @loopback_modes: Supported loopback mode bitmask
 793 * @loopback_selftest: Offline self-test private state
 794 * @filter_sem: Filter table rw_semaphore, for freeing the table
 795 * @filter_lock: Filter table lock, for mere content changes
 796 * @filter_state: Architecture-dependent filter table state
 797 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
 798 *      indexed by filter ID
 799 * @rps_expire_index: Next index to check for expiry in @rps_flow_id
 800 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
 801 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
 802 *      Decremented when the efx_flush_rx_queue() is called.
 803 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
 804 *      completed (either success or failure). Not used when MCDI is used to
 805 *      flush receive queues.
 806 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
 807 * @vf_count: Number of VFs intended to be enabled.
 808 * @vf_init_count: Number of VFs that have been fully initialised.
 809 * @vi_scale: log2 number of vnics per VF.
 810 * @ptp_data: PTP state data
 811 * @vpd_sn: Serial number read from VPD
 812 * @monitor_work: Hardware monitor workitem
 813 * @biu_lock: BIU (bus interface unit) lock
 814 * @last_irq_cpu: Last CPU to handle a possible test interrupt.  This
 815 *      field is used by efx_test_interrupts() to verify that an
 816 *      interrupt has occurred.
 817 * @stats_lock: Statistics update lock. Must be held when calling
 818 *      efx_nic_type::{update,start,stop}_stats.
 819 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
 820 *
 821 * This is stored in the private area of the &struct net_device.
 822 */
 823struct efx_nic {
 824        /* The following fields should be written very rarely */
 825
 826        char name[IFNAMSIZ];
 827        struct list_head node;
 828        struct efx_nic *primary;
 829        struct list_head secondary_list;
 830        struct pci_dev *pci_dev;
 831        unsigned int port_num;
 832        const struct efx_nic_type *type;
 833        int legacy_irq;
 834        bool eeh_disabled_legacy_irq;
 835        struct workqueue_struct *workqueue;
 836        char workqueue_name[16];
 837        struct work_struct reset_work;
 838        resource_size_t membase_phys;
 839        void __iomem *membase;
 840
 841        enum efx_int_mode interrupt_mode;
 842        unsigned int timer_quantum_ns;
 843        unsigned int timer_max_ns;
 844        bool irq_rx_adaptive;
 845        unsigned int irq_mod_step_us;
 846        unsigned int irq_rx_moderation_us;
 847        u32 msg_enable;
 848
 849        enum nic_state state;
 850        unsigned long reset_pending;
 851
 852        struct efx_channel *channel[EFX_MAX_CHANNELS];
 853        struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
 854        const struct efx_channel_type *
 855        extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
 856
 857        unsigned rxq_entries;
 858        unsigned txq_entries;
 859        unsigned int txq_stop_thresh;
 860        unsigned int txq_wake_thresh;
 861
 862        unsigned tx_dc_base;
 863        unsigned rx_dc_base;
 864        unsigned sram_lim_qw;
 865        unsigned next_buffer_table;
 866
 867        unsigned int max_channels;
 868        unsigned int max_tx_channels;
 869        unsigned n_channels;
 870        unsigned n_rx_channels;
 871        unsigned rss_spread;
 872        unsigned tx_channel_offset;
 873        unsigned n_tx_channels;
 874        unsigned int rx_ip_align;
 875        unsigned int rx_dma_len;
 876        unsigned int rx_buffer_order;
 877        unsigned int rx_buffer_truesize;
 878        unsigned int rx_page_buf_step;
 879        unsigned int rx_bufs_per_page;
 880        unsigned int rx_pages_per_batch;
 881        unsigned int rx_prefix_size;
 882        int rx_packet_hash_offset;
 883        int rx_packet_len_offset;
 884        int rx_packet_ts_offset;
 885        u8 rx_hash_key[40];
 886        u32 rx_indir_table[128];
 887        bool rx_scatter;
 888        bool rss_active;
 889        bool rx_hash_udp_4tuple;
 890
 891        unsigned int_error_count;
 892        unsigned long int_error_expire;
 893
 894        bool irq_soft_enabled;
 895        struct efx_buffer irq_status;
 896        unsigned irq_zero_count;
 897        unsigned irq_level;
 898        struct delayed_work selftest_work;
 899
 900#ifdef CONFIG_SFC_MTD
 901        struct list_head mtd_list;
 902#endif
 903
 904        void *nic_data;
 905        struct efx_mcdi_data *mcdi;
 906
 907        struct mutex mac_lock;
 908        struct work_struct mac_work;
 909        bool port_enabled;
 910
 911        bool mc_bist_for_other_fn;
 912        bool port_initialized;
 913        struct net_device *net_dev;
 914
 915        netdev_features_t fixed_features;
 916
 917        struct efx_buffer stats_buffer;
 918        u64 rx_nodesc_drops_total;
 919        u64 rx_nodesc_drops_while_down;
 920        bool rx_nodesc_drops_prev_state;
 921
 922        unsigned int phy_type;
 923        const struct efx_phy_operations *phy_op;
 924        void *phy_data;
 925        struct mdio_if_info mdio;
 926        unsigned int mdio_bus;
 927        enum efx_phy_mode phy_mode;
 928
 929        u32 link_advertising;
 930        struct efx_link_state link_state;
 931        unsigned int n_link_state_changes;
 932
 933        bool unicast_filter;
 934        union efx_multicast_hash multicast_hash;
 935        u8 wanted_fc;
 936        unsigned fc_disable;
 937
 938        atomic_t rx_reset;
 939        enum efx_loopback_mode loopback_mode;
 940        u64 loopback_modes;
 941
 942        void *loopback_selftest;
 943
 944        struct rw_semaphore filter_sem;
 945        spinlock_t filter_lock;
 946        void *filter_state;
 947#ifdef CONFIG_RFS_ACCEL
 948        u32 *rps_flow_id;
 949        unsigned int rps_expire_index;
 950#endif
 951
 952        atomic_t active_queues;
 953        atomic_t rxq_flush_pending;
 954        atomic_t rxq_flush_outstanding;
 955        wait_queue_head_t flush_wq;
 956
 957#ifdef CONFIG_SFC_SRIOV
 958        unsigned vf_count;
 959        unsigned vf_init_count;
 960        unsigned vi_scale;
 961#endif
 962
 963        struct efx_ptp_data *ptp_data;
 964
 965        char *vpd_sn;
 966
 967        /* The following fields may be written more often */
 968
 969        struct delayed_work monitor_work ____cacheline_aligned_in_smp;
 970        spinlock_t biu_lock;
 971        int last_irq_cpu;
 972        spinlock_t stats_lock;
 973        atomic_t n_rx_noskb_drops;
 974};
 975
 976static inline int efx_dev_registered(struct efx_nic *efx)
 977{
 978        return efx->net_dev->reg_state == NETREG_REGISTERED;
 979}
 980
 981static inline unsigned int efx_port_num(struct efx_nic *efx)
 982{
 983        return efx->port_num;
 984}
 985
 986struct efx_mtd_partition {
 987        struct list_head node;
 988        struct mtd_info mtd;
 989        const char *dev_type_name;
 990        const char *type_name;
 991        char name[IFNAMSIZ + 20];
 992};
 993
 994struct efx_udp_tunnel {
 995        u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
 996        __be16 port;
 997        /* Count of repeated adds of the same port.  Used only inside the list,
 998         * not in request arguments.
 999         */
1000        u16 count;
1001};
1002
1003/**
1004 * struct efx_nic_type - Efx device type definition
1005 * @mem_bar: Get the memory BAR
1006 * @mem_map_size: Get memory BAR mapped size
1007 * @probe: Probe the controller
1008 * @remove: Free resources allocated by probe()
1009 * @init: Initialise the controller
1010 * @dimension_resources: Dimension controller resources (buffer table,
1011 *      and VIs once the available interrupt resources are clear)
1012 * @fini: Shut down the controller
1013 * @monitor: Periodic function for polling link state and hardware monitor
1014 * @map_reset_reason: Map ethtool reset reason to a reset method
1015 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
1016 * @reset: Reset the controller hardware and possibly the PHY.  This will
1017 *      be called while the controller is uninitialised.
1018 * @probe_port: Probe the MAC and PHY
1019 * @remove_port: Free resources allocated by probe_port()
1020 * @handle_global_event: Handle a "global" event (may be %NULL)
1021 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
1022 * @prepare_flush: Prepare the hardware for flushing the DMA queues
1023 *      (for Falcon architecture)
1024 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1025 *      architecture)
1026 * @prepare_flr: Prepare for an FLR
1027 * @finish_flr: Clean up after an FLR
1028 * @describe_stats: Describe statistics for ethtool
1029 * @update_stats: Update statistics not provided by event handling.
1030 *      Either argument may be %NULL.
1031 * @start_stats: Start the regular fetching of statistics
1032 * @pull_stats: Pull stats from the NIC and wait until they arrive.
1033 * @stop_stats: Stop the regular fetching of statistics
1034 * @set_id_led: Set state of identifying LED or revert to automatic function
1035 * @push_irq_moderation: Apply interrupt moderation value
1036 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
1037 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
1038 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1039 *      to the hardware.  Serialised by the mac_lock.
1040 * @check_mac_fault: Check MAC fault state. True if fault present.
1041 * @get_wol: Get WoL configuration from driver state
1042 * @set_wol: Push WoL configuration to the NIC
1043 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
1044 * @test_chip: Test registers.  May use efx_farch_test_registers(), and is
1045 *      expected to reset the NIC.
1046 * @test_nvram: Test validity of NVRAM contents
1047 * @mcdi_request: Send an MCDI request with the given header and SDU.
1048 *      The SDU length may be any value from 0 up to the protocol-
1049 *      defined maximum, but its buffer will be padded to a multiple
1050 *      of 4 bytes.
1051 * @mcdi_poll_response: Test whether an MCDI response is available.
1052 * @mcdi_read_response: Read the MCDI response PDU.  The offset will
1053 *      be a multiple of 4.  The length may not be, but the buffer
1054 *      will be padded so it is safe to round up.
1055 * @mcdi_poll_reboot: Test whether the MCDI has rebooted.  If so,
1056 *      return an appropriate error code for aborting any current
1057 *      request; otherwise return 0.
1058 * @irq_enable_master: Enable IRQs on the NIC.  Each event queue must
1059 *      be separately enabled after this.
1060 * @irq_test_generate: Generate a test IRQ
1061 * @irq_disable_non_ev: Disable non-event IRQs on the NIC.  Each event
1062 *      queue must be separately disabled before this.
1063 * @irq_handle_msi: Handle MSI for a channel.  The @dev_id argument is
1064 *      a pointer to the &struct efx_msi_context for the channel.
1065 * @irq_handle_legacy: Handle legacy interrupt.  The @dev_id argument
1066 *      is a pointer to the &struct efx_nic.
1067 * @tx_probe: Allocate resources for TX queue
1068 * @tx_init: Initialise TX queue on the NIC
1069 * @tx_remove: Free resources for TX queue
1070 * @tx_write: Write TX descriptors and doorbell
1071 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
1072 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
1073 * @rx_probe: Allocate resources for RX queue
1074 * @rx_init: Initialise RX queue on the NIC
1075 * @rx_remove: Free resources for RX queue
1076 * @rx_write: Write RX descriptors and doorbell
1077 * @rx_defer_refill: Generate a refill reminder event
1078 * @ev_probe: Allocate resources for event queue
1079 * @ev_init: Initialise event queue on the NIC
1080 * @ev_fini: Deinitialise event queue on the NIC
1081 * @ev_remove: Free resources for event queue
1082 * @ev_process: Process events for a queue, up to the given NAPI quota
1083 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1084 * @ev_test_generate: Generate a test event
1085 * @filter_table_probe: Probe filter capabilities and set up filter software state
1086 * @filter_table_restore: Restore filters removed from hardware
1087 * @filter_table_remove: Remove filters from hardware and tear down software state
1088 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1089 * @filter_insert: add or replace a filter
1090 * @filter_remove_safe: remove a filter by ID, carefully
1091 * @filter_get_safe: retrieve a filter by ID, carefully
1092 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1093 *      equal to the given priority and is not %EFX_FILTER_PRI_AUTO
1094 * @filter_count_rx_used: Get the number of filters in use at a given priority
1095 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1096 * @filter_get_rx_ids: Get list of RX filters at a given priority
1097 * @filter_rfs_insert: Add or replace a filter for RFS.  This must be
1098 *      atomic.  The hardware change may be asynchronous but should
1099 *      not be delayed for long.  It may fail if this can't be done
1100 *      atomically.
1101 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1102 *      This must check whether the specified table entry is used by RFS
1103 *      and that rps_may_expire_flow() returns true for it.
1104 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1105 *       using efx_mtd_add()
1106 * @mtd_rename: Set an MTD partition name using the net device name
1107 * @mtd_read: Read from an MTD partition
1108 * @mtd_erase: Erase part of an MTD partition
1109 * @mtd_write: Write to an MTD partition
1110 * @mtd_sync: Wait for write-back to complete on MTD partition.  This
1111 *      also notifies the driver that a writer has finished using this
1112 *      partition.
1113 * @ptp_write_host_time: Send host time to MC as part of sync protocol
1114 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1115 *      timestamping, possibly only temporarily for the purposes of a reset.
1116 * @ptp_set_ts_config: Set hardware timestamp configuration.  The flags
1117 *      and tx_type will already have been validated but this operation
1118 *      must validate and update rx_filter.
1119 * @get_phys_port_id: Get the underlying physical port id.
1120 * @set_mac_address: Set the MAC address of the device
1121 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1122 *      If %NULL, then device does not support any TSO version.
1123 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
1124 * @udp_tnl_add_port: Add a UDP tunnel port
1125 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
1126 * @udp_tnl_del_port: Remove a UDP tunnel port
1127 * @revision: Hardware architecture revision
1128 * @txd_ptr_tbl_base: TX descriptor ring base address
1129 * @rxd_ptr_tbl_base: RX descriptor ring base address
1130 * @buf_tbl_base: Buffer table base address
1131 * @evq_ptr_tbl_base: Event queue pointer table base address
1132 * @evq_rptr_tbl_base: Event queue read-pointer table base address
1133 * @max_dma_mask: Maximum possible DMA mask
1134 * @rx_prefix_size: Size of RX prefix before packet data
1135 * @rx_hash_offset: Offset of RX flow hash within prefix
1136 * @rx_ts_offset: Offset of timestamp within prefix
1137 * @rx_buffer_padding: Size of padding at end of RX packet
1138 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1139 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
1140 * @option_descriptors: NIC supports TX option descriptors
1141 * @min_interrupt_mode: Lowest capability interrupt mode supported
1142 *      from &enum efx_int_mode.
1143 * @max_interrupt_mode: Highest capability interrupt mode supported
1144 *      from &enum efx_int_mode.
1145 * @timer_period_max: Maximum period of interrupt timer (in ticks)
1146 * @offload_features: net_device feature flags for protocol offload
1147 *      features implemented in hardware
1148 * @mcdi_max_ver: Maximum MCDI version supported
1149 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
1150 */
1151struct efx_nic_type {
1152        bool is_vf;
1153        unsigned int mem_bar;
1154        unsigned int (*mem_map_size)(struct efx_nic *efx);
1155        int (*probe)(struct efx_nic *efx);
1156        void (*remove)(struct efx_nic *efx);
1157        int (*init)(struct efx_nic *efx);
1158        int (*dimension_resources)(struct efx_nic *efx);
1159        void (*fini)(struct efx_nic *efx);
1160        void (*monitor)(struct efx_nic *efx);
1161        enum reset_type (*map_reset_reason)(enum reset_type reason);
1162        int (*map_reset_flags)(u32 *flags);
1163        int (*reset)(struct efx_nic *efx, enum reset_type method);
1164        int (*probe_port)(struct efx_nic *efx);
1165        void (*remove_port)(struct efx_nic *efx);
1166        bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
1167        int (*fini_dmaq)(struct efx_nic *efx);
1168        void (*prepare_flush)(struct efx_nic *efx);
1169        void (*finish_flush)(struct efx_nic *efx);
1170        void (*prepare_flr)(struct efx_nic *efx);
1171        void (*finish_flr)(struct efx_nic *efx);
1172        size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1173        size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1174                               struct rtnl_link_stats64 *core_stats);
1175        void (*start_stats)(struct efx_nic *efx);
1176        void (*pull_stats)(struct efx_nic *efx);
1177        void (*stop_stats)(struct efx_nic *efx);
1178        void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
1179        void (*push_irq_moderation)(struct efx_channel *channel);
1180        int (*reconfigure_port)(struct efx_nic *efx);
1181        void (*prepare_enable_fc_tx)(struct efx_nic *efx);
1182        int (*reconfigure_mac)(struct efx_nic *efx);
1183        bool (*check_mac_fault)(struct efx_nic *efx);
1184        void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1185        int (*set_wol)(struct efx_nic *efx, u32 type);
1186        void (*resume_wol)(struct efx_nic *efx);
1187        int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
1188        int (*test_nvram)(struct efx_nic *efx);
1189        void (*mcdi_request)(struct efx_nic *efx,
1190                             const efx_dword_t *hdr, size_t hdr_len,
1191                             const efx_dword_t *sdu, size_t sdu_len);
1192        bool (*mcdi_poll_response)(struct efx_nic *efx);
1193        void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1194                                   size_t pdu_offset, size_t pdu_len);
1195        int (*mcdi_poll_reboot)(struct efx_nic *efx);
1196        void (*mcdi_reboot_detected)(struct efx_nic *efx);
1197        void (*irq_enable_master)(struct efx_nic *efx);
1198        int (*irq_test_generate)(struct efx_nic *efx);
1199        void (*irq_disable_non_ev)(struct efx_nic *efx);
1200        irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1201        irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1202        int (*tx_probe)(struct efx_tx_queue *tx_queue);
1203        void (*tx_init)(struct efx_tx_queue *tx_queue);
1204        void (*tx_remove)(struct efx_tx_queue *tx_queue);
1205        void (*tx_write)(struct efx_tx_queue *tx_queue);
1206        unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1207                                     dma_addr_t dma_addr, unsigned int len);
1208        int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
1209                                  const u32 *rx_indir_table, const u8 *key);
1210        int (*rx_pull_rss_config)(struct efx_nic *efx);
1211        int (*rx_probe)(struct efx_rx_queue *rx_queue);
1212        void (*rx_init)(struct efx_rx_queue *rx_queue);
1213        void (*rx_remove)(struct efx_rx_queue *rx_queue);
1214        void (*rx_write)(struct efx_rx_queue *rx_queue);
1215        void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1216        int (*ev_probe)(struct efx_channel *channel);
1217        int (*ev_init)(struct efx_channel *channel);
1218        void (*ev_fini)(struct efx_channel *channel);
1219        void (*ev_remove)(struct efx_channel *channel);
1220        int (*ev_process)(struct efx_channel *channel, int quota);
1221        void (*ev_read_ack)(struct efx_channel *channel);
1222        void (*ev_test_generate)(struct efx_channel *channel);
1223        int (*filter_table_probe)(struct efx_nic *efx);
1224        void (*filter_table_restore)(struct efx_nic *efx);
1225        void (*filter_table_remove)(struct efx_nic *efx);
1226        void (*filter_update_rx_scatter)(struct efx_nic *efx);
1227        s32 (*filter_insert)(struct efx_nic *efx,
1228                             struct efx_filter_spec *spec, bool replace);
1229        int (*filter_remove_safe)(struct efx_nic *efx,
1230                                  enum efx_filter_priority priority,
1231                                  u32 filter_id);
1232        int (*filter_get_safe)(struct efx_nic *efx,
1233                               enum efx_filter_priority priority,
1234                               u32 filter_id, struct efx_filter_spec *);
1235        int (*filter_clear_rx)(struct efx_nic *efx,
1236                               enum efx_filter_priority priority);
1237        u32 (*filter_count_rx_used)(struct efx_nic *efx,
1238                                    enum efx_filter_priority priority);
1239        u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1240        s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1241                                 enum efx_filter_priority priority,
1242                                 u32 *buf, u32 size);
1243#ifdef CONFIG_RFS_ACCEL
1244        s32 (*filter_rfs_insert)(struct efx_nic *efx,
1245                                 struct efx_filter_spec *spec);
1246        bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1247                                      unsigned int index);
1248#endif
1249#ifdef CONFIG_SFC_MTD
1250        int (*mtd_probe)(struct efx_nic *efx);
1251        void (*mtd_rename)(struct efx_mtd_partition *part);
1252        int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1253                        size_t *retlen, u8 *buffer);
1254        int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1255        int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1256                         size_t *retlen, const u8 *buffer);
1257        int (*mtd_sync)(struct mtd_info *mtd);
1258#endif
1259        void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
1260        int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
1261        int (*ptp_set_ts_config)(struct efx_nic *efx,
1262                                 struct hwtstamp_config *init);
1263        int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
1264        int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1265        int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1266        int (*get_phys_port_id)(struct efx_nic *efx,
1267                                struct netdev_phys_item_id *ppid);
1268        int (*sriov_init)(struct efx_nic *efx);
1269        void (*sriov_fini)(struct efx_nic *efx);
1270        bool (*sriov_wanted)(struct efx_nic *efx);
1271        void (*sriov_reset)(struct efx_nic *efx);
1272        void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1273        int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1274        int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1275                                 u8 qos);
1276        int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1277                                     bool spoofchk);
1278        int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1279                                   struct ifla_vf_info *ivi);
1280        int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1281                                       int link_state);
1282        int (*vswitching_probe)(struct efx_nic *efx);
1283        int (*vswitching_restore)(struct efx_nic *efx);
1284        void (*vswitching_remove)(struct efx_nic *efx);
1285        int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
1286        int (*set_mac_address)(struct efx_nic *efx);
1287        u32 (*tso_versions)(struct efx_nic *efx);
1288        int (*udp_tnl_push_ports)(struct efx_nic *efx);
1289        int (*udp_tnl_add_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
1290        bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
1291        int (*udp_tnl_del_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
1292
1293        int revision;
1294        unsigned int txd_ptr_tbl_base;
1295        unsigned int rxd_ptr_tbl_base;
1296        unsigned int buf_tbl_base;
1297        unsigned int evq_ptr_tbl_base;
1298        unsigned int evq_rptr_tbl_base;
1299        u64 max_dma_mask;
1300        unsigned int rx_prefix_size;
1301        unsigned int rx_hash_offset;
1302        unsigned int rx_ts_offset;
1303        unsigned int rx_buffer_padding;
1304        bool can_rx_scatter;
1305        bool always_rx_scatter;
1306        bool option_descriptors;
1307        unsigned int min_interrupt_mode;
1308        unsigned int max_interrupt_mode;
1309        unsigned int timer_period_max;
1310        netdev_features_t offload_features;
1311        int mcdi_max_ver;
1312        unsigned int max_rx_ip_filters;
1313        u32 hwtstamp_filters;
1314        unsigned int rx_hash_key_size;
1315};
1316
1317/**************************************************************************
1318 *
1319 * Prototypes and inline functions
1320 *
1321 *************************************************************************/
1322
1323static inline struct efx_channel *
1324efx_get_channel(struct efx_nic *efx, unsigned index)
1325{
1326        EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
1327        return efx->channel[index];
1328}
1329
1330/* Iterate over all used channels */
1331#define efx_for_each_channel(_channel, _efx)                            \
1332        for (_channel = (_efx)->channel[0];                             \
1333             _channel;                                                  \
1334             _channel = (_channel->channel + 1 < (_efx)->n_channels) ?  \
1335                     (_efx)->channel[_channel->channel + 1] : NULL)
1336
1337/* Iterate over all used channels in reverse */
1338#define efx_for_each_channel_rev(_channel, _efx)                        \
1339        for (_channel = (_efx)->channel[(_efx)->n_channels - 1];        \
1340             _channel;                                                  \
1341             _channel = _channel->channel ?                             \
1342                     (_efx)->channel[_channel->channel - 1] : NULL)
1343
1344static inline struct efx_tx_queue *
1345efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1346{
1347        EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
1348                                  type >= EFX_TXQ_TYPES);
1349        return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1350}
1351
1352static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1353{
1354        return channel->channel - channel->efx->tx_channel_offset <
1355                channel->efx->n_tx_channels;
1356}
1357
1358static inline struct efx_tx_queue *
1359efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1360{
1361        EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_tx_queues(channel) ||
1362                                  type >= EFX_TXQ_TYPES);
1363        return &channel->tx_queue[type];
1364}
1365
1366static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1367{
1368        return !(tx_queue->efx->net_dev->num_tc < 2 &&
1369                 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1370}
1371
1372/* Iterate over all TX queues belonging to a channel */
1373#define efx_for_each_channel_tx_queue(_tx_queue, _channel)              \
1374        if (!efx_channel_has_tx_queues(_channel))                       \
1375                ;                                                       \
1376        else                                                            \
1377                for (_tx_queue = (_channel)->tx_queue;                  \
1378                     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1379                             efx_tx_queue_used(_tx_queue);              \
1380                     _tx_queue++)
1381
1382/* Iterate over all possible TX queues belonging to a channel */
1383#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel)     \
1384        if (!efx_channel_has_tx_queues(_channel))                       \
1385                ;                                                       \
1386        else                                                            \
1387                for (_tx_queue = (_channel)->tx_queue;                  \
1388                     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES;  \
1389                     _tx_queue++)
1390
1391static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1392{
1393        return channel->rx_queue.core_index >= 0;
1394}
1395
1396static inline struct efx_rx_queue *
1397efx_channel_get_rx_queue(struct efx_channel *channel)
1398{
1399        EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
1400        return &channel->rx_queue;
1401}
1402
1403/* Iterate over all RX queues belonging to a channel */
1404#define efx_for_each_channel_rx_queue(_rx_queue, _channel)              \
1405        if (!efx_channel_has_rx_queue(_channel))                        \
1406                ;                                                       \
1407        else                                                            \
1408                for (_rx_queue = &(_channel)->rx_queue;                 \
1409                     _rx_queue;                                         \
1410                     _rx_queue = NULL)
1411
1412static inline struct efx_channel *
1413efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1414{
1415        return container_of(rx_queue, struct efx_channel, rx_queue);
1416}
1417
1418static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1419{
1420        return efx_rx_queue_channel(rx_queue)->channel;
1421}
1422
1423/* Returns a pointer to the specified receive buffer in the RX
1424 * descriptor queue.
1425 */
1426static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1427                                                  unsigned int index)
1428{
1429        return &rx_queue->buffer[index];
1430}
1431
1432/**
1433 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1434 *
1435 * This calculates the maximum frame length that will be used for a
1436 * given MTU.  The frame length will be equal to the MTU plus a
1437 * constant amount of header space and padding.  This is the quantity
1438 * that the net driver will program into the MAC as the maximum frame
1439 * length.
1440 *
1441 * The 10G MAC requires 8-byte alignment on the frame
1442 * length, so we round up to the nearest 8.
1443 *
1444 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1445 * XGMII cycle).  If the frame length reaches the maximum value in the
1446 * same cycle, the XMAC can miss the IPG altogether.  We work around
1447 * this by adding a further 16 bytes.
1448 */
1449#define EFX_FRAME_PAD   16
1450#define EFX_MAX_FRAME_LEN(mtu) \
1451        (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
1452
1453static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1454{
1455        return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1456}
1457static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1458{
1459        skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1460}
1461
1462/* Get all supported features.
1463 * If a feature is not fixed, it is present in hw_features.
1464 * If a feature is fixed, it does not present in hw_features, but
1465 * always in features.
1466 */
1467static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1468{
1469        const struct net_device *net_dev = efx->net_dev;
1470
1471        return net_dev->features | net_dev->hw_features;
1472}
1473
1474/* Get the current TX queue insert index. */
1475static inline unsigned int
1476efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1477{
1478        return tx_queue->insert_count & tx_queue->ptr_mask;
1479}
1480
1481/* Get a TX buffer. */
1482static inline struct efx_tx_buffer *
1483__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1484{
1485        return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1486}
1487
1488/* Get a TX buffer, checking it's not currently in use. */
1489static inline struct efx_tx_buffer *
1490efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1491{
1492        struct efx_tx_buffer *buffer =
1493                __efx_tx_queue_get_insert_buffer(tx_queue);
1494
1495        EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1496        EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1497        EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
1498
1499        return buffer;
1500}
1501
1502#endif /* EFX_NET_DRIVER_H */
1503