1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35#ifndef __MGA_DRM_H__
36#define __MGA_DRM_H__
37
38#include "drm.h"
39
40#if defined(__cplusplus)
41extern "C" {
42#endif
43
44
45
46
47
48#ifndef __MGA_SAREA_DEFINES__
49#define __MGA_SAREA_DEFINES__
50
51
52
53#define MGA_F 0x1
54#define MGA_A 0x2
55#define MGA_S 0x4
56#define MGA_T2 0x8
57
58#define MGA_WARP_TGZ 0
59#define MGA_WARP_TGZF (MGA_F)
60#define MGA_WARP_TGZA (MGA_A)
61#define MGA_WARP_TGZAF (MGA_F|MGA_A)
62#define MGA_WARP_TGZS (MGA_S)
63#define MGA_WARP_TGZSF (MGA_S|MGA_F)
64#define MGA_WARP_TGZSA (MGA_S|MGA_A)
65#define MGA_WARP_TGZSAF (MGA_S|MGA_F|MGA_A)
66#define MGA_WARP_T2GZ (MGA_T2)
67#define MGA_WARP_T2GZF (MGA_T2|MGA_F)
68#define MGA_WARP_T2GZA (MGA_T2|MGA_A)
69#define MGA_WARP_T2GZAF (MGA_T2|MGA_A|MGA_F)
70#define MGA_WARP_T2GZS (MGA_T2|MGA_S)
71#define MGA_WARP_T2GZSF (MGA_T2|MGA_S|MGA_F)
72#define MGA_WARP_T2GZSA (MGA_T2|MGA_S|MGA_A)
73#define MGA_WARP_T2GZSAF (MGA_T2|MGA_S|MGA_F|MGA_A)
74
75#define MGA_MAX_G200_PIPES 8
76#define MGA_MAX_G400_PIPES 16
77#define MGA_MAX_WARP_PIPES MGA_MAX_G400_PIPES
78#define MGA_WARP_UCODE_SIZE 32768
79
80#define MGA_CARD_TYPE_G200 1
81#define MGA_CARD_TYPE_G400 2
82#define MGA_CARD_TYPE_G450 3
83#define MGA_CARD_TYPE_G550 4
84
85#define MGA_FRONT 0x1
86#define MGA_BACK 0x2
87#define MGA_DEPTH 0x4
88
89
90
91#define MGA_UPLOAD_CONTEXT 0x1
92#define MGA_UPLOAD_TEX0 0x2
93#define MGA_UPLOAD_TEX1 0x4
94#define MGA_UPLOAD_PIPE 0x8
95#define MGA_UPLOAD_TEX0IMAGE 0x10
96#define MGA_UPLOAD_TEX1IMAGE 0x20
97#define MGA_UPLOAD_2D 0x40
98#define MGA_WAIT_AGE 0x80
99#define MGA_UPLOAD_CLIPRECTS 0x100
100#if 0
101#define MGA_DMA_FLUSH 0x200
102
103#endif
104
105
106
107#define MGA_BUFFER_SIZE (1 << 16)
108#define MGA_NUM_BUFFERS 128
109
110
111
112#define MGA_NR_SAREA_CLIPRECTS 8
113
114
115
116
117
118
119
120
121#define MGA_CARD_HEAP 0
122#define MGA_AGP_HEAP 1
123#define MGA_NR_TEX_HEAPS 2
124#define MGA_NR_TEX_REGIONS 16
125#define MGA_LOG_MIN_TEX_REGION_SIZE 16
126
127#define DRM_MGA_IDLE_RETRY 2048
128
129#endif
130
131
132
133typedef struct {
134 unsigned int dstorg;
135 unsigned int maccess;
136 unsigned int plnwt;
137 unsigned int dwgctl;
138 unsigned int alphactrl;
139 unsigned int fogcolor;
140 unsigned int wflag;
141 unsigned int tdualstage0;
142 unsigned int tdualstage1;
143 unsigned int fcol;
144 unsigned int stencil;
145 unsigned int stencilctl;
146} drm_mga_context_regs_t;
147
148
149
150typedef struct {
151 unsigned int pitch;
152} drm_mga_server_regs_t;
153
154
155
156typedef struct {
157 unsigned int texctl;
158 unsigned int texctl2;
159 unsigned int texfilter;
160 unsigned int texbordercol;
161 unsigned int texorg;
162 unsigned int texwidth;
163 unsigned int texheight;
164 unsigned int texorg1;
165 unsigned int texorg2;
166 unsigned int texorg3;
167 unsigned int texorg4;
168} drm_mga_texture_regs_t;
169
170
171
172typedef struct {
173 unsigned int head;
174 unsigned int wrap;
175} drm_mga_age_t;
176
177typedef struct _drm_mga_sarea {
178
179
180
181 drm_mga_context_regs_t context_state;
182 drm_mga_server_regs_t server_state;
183 drm_mga_texture_regs_t tex_state[2];
184 unsigned int warp_pipe;
185 unsigned int dirty;
186 unsigned int vertsize;
187
188
189
190 struct drm_clip_rect boxes[MGA_NR_SAREA_CLIPRECTS];
191 unsigned int nbox;
192
193
194
195
196
197
198
199
200 unsigned int req_drawable;
201 unsigned int req_draw_buffer;
202
203 unsigned int exported_drawable;
204 unsigned int exported_index;
205 unsigned int exported_stamp;
206 unsigned int exported_buffers;
207 unsigned int exported_nfront;
208 unsigned int exported_nback;
209 int exported_back_x, exported_front_x, exported_w;
210 int exported_back_y, exported_front_y, exported_h;
211 struct drm_clip_rect exported_boxes[MGA_NR_SAREA_CLIPRECTS];
212
213
214
215 unsigned int status[4];
216 unsigned int last_wrap;
217
218 drm_mga_age_t last_frame;
219 unsigned int last_enqueue;
220 unsigned int last_dispatch;
221 unsigned int last_quiescent;
222
223
224
225 struct drm_tex_region texList[MGA_NR_TEX_HEAPS][MGA_NR_TEX_REGIONS + 1];
226 unsigned int texAge[MGA_NR_TEX_HEAPS];
227
228
229
230 int ctxOwner;
231} drm_mga_sarea_t;
232
233
234
235
236#define DRM_MGA_INIT 0x00
237#define DRM_MGA_FLUSH 0x01
238#define DRM_MGA_RESET 0x02
239#define DRM_MGA_SWAP 0x03
240#define DRM_MGA_CLEAR 0x04
241#define DRM_MGA_VERTEX 0x05
242#define DRM_MGA_INDICES 0x06
243#define DRM_MGA_ILOAD 0x07
244#define DRM_MGA_BLIT 0x08
245#define DRM_MGA_GETPARAM 0x09
246
247
248
249
250#define DRM_MGA_SET_FENCE 0x0a
251#define DRM_MGA_WAIT_FENCE 0x0b
252#define DRM_MGA_DMA_BOOTSTRAP 0x0c
253
254#define DRM_IOCTL_MGA_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_MGA_INIT, drm_mga_init_t)
255#define DRM_IOCTL_MGA_FLUSH DRM_IOW( DRM_COMMAND_BASE + DRM_MGA_FLUSH, struct drm_lock)
256#define DRM_IOCTL_MGA_RESET DRM_IO( DRM_COMMAND_BASE + DRM_MGA_RESET)
257#define DRM_IOCTL_MGA_SWAP DRM_IO( DRM_COMMAND_BASE + DRM_MGA_SWAP)
258#define DRM_IOCTL_MGA_CLEAR DRM_IOW( DRM_COMMAND_BASE + DRM_MGA_CLEAR, drm_mga_clear_t)
259#define DRM_IOCTL_MGA_VERTEX DRM_IOW( DRM_COMMAND_BASE + DRM_MGA_VERTEX, drm_mga_vertex_t)
260#define DRM_IOCTL_MGA_INDICES DRM_IOW( DRM_COMMAND_BASE + DRM_MGA_INDICES, drm_mga_indices_t)
261#define DRM_IOCTL_MGA_ILOAD DRM_IOW( DRM_COMMAND_BASE + DRM_MGA_ILOAD, drm_mga_iload_t)
262#define DRM_IOCTL_MGA_BLIT DRM_IOW( DRM_COMMAND_BASE + DRM_MGA_BLIT, drm_mga_blit_t)
263#define DRM_IOCTL_MGA_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_MGA_GETPARAM, drm_mga_getparam_t)
264#define DRM_IOCTL_MGA_SET_FENCE DRM_IOW( DRM_COMMAND_BASE + DRM_MGA_SET_FENCE, __u32)
265#define DRM_IOCTL_MGA_WAIT_FENCE DRM_IOWR(DRM_COMMAND_BASE + DRM_MGA_WAIT_FENCE, __u32)
266#define DRM_IOCTL_MGA_DMA_BOOTSTRAP DRM_IOWR(DRM_COMMAND_BASE + DRM_MGA_DMA_BOOTSTRAP, drm_mga_dma_bootstrap_t)
267
268typedef struct _drm_mga_warp_index {
269 int installed;
270 unsigned long phys_addr;
271 int size;
272} drm_mga_warp_index_t;
273
274typedef struct drm_mga_init {
275 enum {
276 MGA_INIT_DMA = 0x01,
277 MGA_CLEANUP_DMA = 0x02
278 } func;
279
280 unsigned long sarea_priv_offset;
281
282 int chipset;
283 int sgram;
284
285 unsigned int maccess;
286
287 unsigned int fb_cpp;
288 unsigned int front_offset, front_pitch;
289 unsigned int back_offset, back_pitch;
290
291 unsigned int depth_cpp;
292 unsigned int depth_offset, depth_pitch;
293
294 unsigned int texture_offset[MGA_NR_TEX_HEAPS];
295 unsigned int texture_size[MGA_NR_TEX_HEAPS];
296
297 unsigned long fb_offset;
298 unsigned long mmio_offset;
299 unsigned long status_offset;
300 unsigned long warp_offset;
301 unsigned long primary_offset;
302 unsigned long buffers_offset;
303} drm_mga_init_t;
304
305typedef struct drm_mga_dma_bootstrap {
306
307
308
309
310
311
312
313
314
315
316
317
318 unsigned long texture_handle;
319 __u32 texture_size;
320
321
322
323
324
325
326
327
328 __u32 primary_size;
329
330
331
332
333
334
335
336
337
338 __u32 secondary_bin_count;
339
340
341
342
343
344
345
346
347 __u32 secondary_bin_size;
348
349
350
351
352
353
354
355
356
357
358
359 __u32 agp_mode;
360
361
362
363
364 __u8 agp_size;
365} drm_mga_dma_bootstrap_t;
366
367typedef struct drm_mga_clear {
368 unsigned int flags;
369 unsigned int clear_color;
370 unsigned int clear_depth;
371 unsigned int color_mask;
372 unsigned int depth_mask;
373} drm_mga_clear_t;
374
375typedef struct drm_mga_vertex {
376 int idx;
377 int used;
378 int discard;
379} drm_mga_vertex_t;
380
381typedef struct drm_mga_indices {
382 int idx;
383 unsigned int start;
384 unsigned int end;
385 int discard;
386} drm_mga_indices_t;
387
388typedef struct drm_mga_iload {
389 int idx;
390 unsigned int dstorg;
391 unsigned int length;
392} drm_mga_iload_t;
393
394typedef struct _drm_mga_blit {
395 unsigned int planemask;
396 unsigned int srcorg;
397 unsigned int dstorg;
398 int src_pitch, dst_pitch;
399 int delta_sx, delta_sy;
400 int delta_dx, delta_dy;
401 int height, ydir;
402 int source_pitch, dest_pitch;
403} drm_mga_blit_t;
404
405
406
407
408#define MGA_PARAM_IRQ_NR 1
409
410
411
412
413
414
415
416#define MGA_PARAM_CARD_TYPE 2
417
418typedef struct drm_mga_getparam {
419 int param;
420 void __user *value;
421} drm_mga_getparam_t;
422
423#if defined(__cplusplus)
424}
425#endif
426
427#endif
428