1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32#ifndef _I810_DRV_H_
33#define _I810_DRV_H_
34
35#include <drm/drm_legacy.h>
36
37
38
39
40#define DRIVER_AUTHOR "VA Linux Systems Inc."
41
42#define DRIVER_NAME "i810"
43#define DRIVER_DESC "Intel i810"
44#define DRIVER_DATE "20030605"
45
46
47
48
49
50
51
52
53
54
55
56#define DRIVER_MAJOR 1
57#define DRIVER_MINOR 4
58#define DRIVER_PATCHLEVEL 0
59
60typedef struct drm_i810_buf_priv {
61 u32 *in_use;
62 int my_use_idx;
63 int currently_mapped;
64 void *virtual;
65 void *kernel_virtual;
66 drm_local_map_t map;
67} drm_i810_buf_priv_t;
68
69typedef struct _drm_i810_ring_buffer {
70 int tail_mask;
71 unsigned long Start;
72 unsigned long End;
73 unsigned long Size;
74 u8 *virtual_start;
75 int head;
76 int tail;
77 int space;
78 drm_local_map_t map;
79} drm_i810_ring_buffer_t;
80
81typedef struct drm_i810_private {
82 struct drm_local_map *sarea_map;
83 struct drm_local_map *mmio_map;
84
85 drm_i810_sarea_t *sarea_priv;
86 drm_i810_ring_buffer_t ring;
87
88 void *hw_status_page;
89 unsigned long counter;
90
91 dma_addr_t dma_status_page;
92
93 struct drm_buf *mmap_buffer;
94
95 u32 front_di1, back_di1, zi1;
96
97 int back_offset;
98 int depth_offset;
99 int overlay_offset;
100 int overlay_physical;
101 int w, h;
102 int pitch;
103 int back_pitch;
104 int depth_pitch;
105
106 int do_boxes;
107 int dma_used;
108
109 int current_page;
110 int page_flipping;
111
112 wait_queue_head_t irq_queue;
113 atomic_t irq_received;
114 atomic_t irq_emitted;
115
116 int front_offset;
117} drm_i810_private_t;
118
119
120extern int i810_driver_dma_quiescent(struct drm_device *dev);
121void i810_driver_reclaim_buffers(struct drm_device *dev,
122 struct drm_file *file_priv);
123extern int i810_driver_load(struct drm_device *, unsigned long flags);
124extern void i810_driver_lastclose(struct drm_device *dev);
125extern void i810_driver_preclose(struct drm_device *dev,
126 struct drm_file *file_priv);
127
128extern long i810_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
129extern const struct drm_ioctl_desc i810_ioctls[];
130extern int i810_max_ioctl;
131
132#define I810_BASE(reg) ((unsigned long) \
133 dev_priv->mmio_map->handle)
134#define I810_ADDR(reg) (I810_BASE(reg) + reg)
135#define I810_DEREF(reg) (*(__volatile__ int *)I810_ADDR(reg))
136#define I810_READ(reg) I810_DEREF(reg)
137#define I810_WRITE(reg, val) do { I810_DEREF(reg) = val; } while (0)
138#define I810_DEREF16(reg) (*(__volatile__ u16 *)I810_ADDR(reg))
139#define I810_READ16(reg) I810_DEREF16(reg)
140#define I810_WRITE16(reg, val) do { I810_DEREF16(reg) = val; } while (0)
141
142#define I810_VERBOSE 0
143#define RING_LOCALS unsigned int outring, ringmask; \
144 volatile char *virt;
145
146#define BEGIN_LP_RING(n) do { \
147 if (I810_VERBOSE) \
148 DRM_DEBUG("BEGIN_LP_RING(%d)\n", n); \
149 if (dev_priv->ring.space < n*4) \
150 i810_wait_ring(dev, n*4); \
151 dev_priv->ring.space -= n*4; \
152 outring = dev_priv->ring.tail; \
153 ringmask = dev_priv->ring.tail_mask; \
154 virt = dev_priv->ring.virtual_start; \
155} while (0)
156
157#define ADVANCE_LP_RING() do { \
158 if (I810_VERBOSE) \
159 DRM_DEBUG("ADVANCE_LP_RING\n"); \
160 dev_priv->ring.tail = outring; \
161 I810_WRITE(LP_RING + RING_TAIL, outring); \
162} while (0)
163
164#define OUT_RING(n) do { \
165 if (I810_VERBOSE) \
166 DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
167 *(volatile unsigned int *)(virt + outring) = n; \
168 outring += 4; \
169 outring &= ringmask; \
170} while (0)
171
172#define GFX_OP_USER_INTERRUPT ((0<<29)|(2<<23))
173#define GFX_OP_BREAKPOINT_INTERRUPT ((0<<29)|(1<<23))
174#define CMD_REPORT_HEAD (7<<23)
175#define CMD_STORE_DWORD_IDX ((0x21<<23) | 0x1)
176#define CMD_OP_BATCH_BUFFER ((0x0<<29)|(0x30<<23)|0x1)
177
178#define INST_PARSER_CLIENT 0x00000000
179#define INST_OP_FLUSH 0x02000000
180#define INST_FLUSH_MAP_CACHE 0x00000001
181
182#define BB1_START_ADDR_MASK (~0x7)
183#define BB1_PROTECTED (1<<0)
184#define BB1_UNPROTECTED (0<<0)
185#define BB2_END_ADDR_MASK (~0x7)
186
187#define I810REG_HWSTAM 0x02098
188#define I810REG_INT_IDENTITY_R 0x020a4
189#define I810REG_INT_MASK_R 0x020a8
190#define I810REG_INT_ENABLE_R 0x020a0
191
192#define LP_RING 0x2030
193#define HP_RING 0x2040
194#define RING_TAIL 0x00
195#define TAIL_ADDR 0x000FFFF8
196#define RING_HEAD 0x04
197#define HEAD_WRAP_COUNT 0xFFE00000
198#define HEAD_WRAP_ONE 0x00200000
199#define HEAD_ADDR 0x001FFFFC
200#define RING_START 0x08
201#define START_ADDR 0x00FFFFF8
202#define RING_LEN 0x0C
203#define RING_NR_PAGES 0x000FF000
204#define RING_REPORT_MASK 0x00000006
205#define RING_REPORT_64K 0x00000002
206#define RING_REPORT_128K 0x00000004
207#define RING_NO_REPORT 0x00000000
208#define RING_VALID_MASK 0x00000001
209#define RING_VALID 0x00000001
210#define RING_INVALID 0x00000000
211
212#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
213#define SC_UPDATE_SCISSOR (0x1<<1)
214#define SC_ENABLE_MASK (0x1<<0)
215#define SC_ENABLE (0x1<<0)
216
217#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
218#define SCI_YMIN_MASK (0xffff<<16)
219#define SCI_XMIN_MASK (0xffff<<0)
220#define SCI_YMAX_MASK (0xffff<<16)
221#define SCI_XMAX_MASK (0xffff<<0)
222
223#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
224#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
225#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x2)
226#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
227#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
228#define GFX_OP_PRIMITIVE ((0x3<<29)|(0x1f<<24))
229
230#define CMD_OP_Z_BUFFER_INFO ((0x0<<29)|(0x16<<23))
231#define CMD_OP_DESTBUFFER_INFO ((0x0<<29)|(0x15<<23))
232#define CMD_OP_FRONTBUFFER_INFO ((0x0<<29)|(0x14<<23))
233#define CMD_OP_WAIT_FOR_EVENT ((0x0<<29)|(0x03<<23))
234
235#define BR00_BITBLT_CLIENT 0x40000000
236#define BR00_OP_COLOR_BLT 0x10000000
237#define BR00_OP_SRC_COPY_BLT 0x10C00000
238#define BR13_SOLID_PATTERN 0x80000000
239
240#define WAIT_FOR_PLANE_A_SCANLINES (1<<1)
241#define WAIT_FOR_PLANE_A_FLIP (1<<2)
242#define WAIT_FOR_VBLANK (1<<3)
243
244#endif
245