1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18#define pr_fmt(fmt) "GICv3: " fmt
19
20#include <linux/acpi.h>
21#include <linux/cpu.h>
22#include <linux/cpu_pm.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
25#include <linux/irqdomain.h>
26#include <linux/of.h>
27#include <linux/of_address.h>
28#include <linux/of_irq.h>
29#include <linux/percpu.h>
30#include <linux/slab.h>
31
32#include <linux/irqchip.h>
33#include <linux/irqchip/arm-gic-common.h>
34#include <linux/irqchip/arm-gic-v3.h>
35#include <linux/irqchip/irq-partition-percpu.h>
36
37#include <asm/cputype.h>
38#include <asm/exception.h>
39#include <asm/smp_plat.h>
40#include <asm/virt.h>
41
42#include "irq-gic-common.h"
43
44struct redist_region {
45 void __iomem *redist_base;
46 phys_addr_t phys_base;
47 bool single_redist;
48};
49
50struct gic_chip_data {
51 struct fwnode_handle *fwnode;
52 void __iomem *dist_base;
53 struct redist_region *redist_regions;
54 struct rdists rdists;
55 struct irq_domain *domain;
56 u64 redist_stride;
57 u32 nr_redist_regions;
58 bool has_rss;
59 unsigned int irq_nr;
60 struct partition_desc *ppi_descs[16];
61};
62
63static struct gic_chip_data gic_data __read_mostly;
64static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key);
65
66static struct gic_kvm_info gic_v3_kvm_info;
67static DEFINE_PER_CPU(bool, has_rss);
68
69#define MPIDR_RS(mpidr) (((mpidr) & 0xF0UL) >> 4)
70#define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist))
71#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
72#define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K)
73
74
75#define DEFAULT_PMR_VALUE 0xf0
76
77static inline unsigned int gic_irq(struct irq_data *d)
78{
79 return d->hwirq;
80}
81
82static inline int gic_irq_in_rdist(struct irq_data *d)
83{
84 return gic_irq(d) < 32;
85}
86
87static inline void __iomem *gic_dist_base(struct irq_data *d)
88{
89 if (gic_irq_in_rdist(d))
90 return gic_data_rdist_sgi_base();
91
92 if (d->hwirq <= 1023)
93 return gic_data.dist_base;
94
95 return NULL;
96}
97
98static void gic_do_wait_for_rwp(void __iomem *base)
99{
100 u32 count = 1000000;
101
102 while (readl_relaxed(base + GICD_CTLR) & GICD_CTLR_RWP) {
103 count--;
104 if (!count) {
105 pr_err_ratelimited("RWP timeout, gone fishing\n");
106 return;
107 }
108 cpu_relax();
109 udelay(1);
110 };
111}
112
113
114static void gic_dist_wait_for_rwp(void)
115{
116 gic_do_wait_for_rwp(gic_data.dist_base);
117}
118
119
120static void gic_redist_wait_for_rwp(void)
121{
122 gic_do_wait_for_rwp(gic_data_rdist_rd_base());
123}
124
125#ifdef CONFIG_ARM64
126
127static u64 __maybe_unused gic_read_iar(void)
128{
129 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_23154))
130 return gic_read_iar_cavium_thunderx();
131 else
132 return gic_read_iar_common();
133}
134#endif
135
136static void gic_enable_redist(bool enable)
137{
138 void __iomem *rbase;
139 u32 count = 1000000;
140 u32 val;
141
142 rbase = gic_data_rdist_rd_base();
143
144 val = readl_relaxed(rbase + GICR_WAKER);
145 if (enable)
146
147 val &= ~GICR_WAKER_ProcessorSleep;
148 else
149 val |= GICR_WAKER_ProcessorSleep;
150 writel_relaxed(val, rbase + GICR_WAKER);
151
152 if (!enable) {
153 val = readl_relaxed(rbase + GICR_WAKER);
154 if (!(val & GICR_WAKER_ProcessorSleep))
155 return;
156 }
157
158 while (--count) {
159 val = readl_relaxed(rbase + GICR_WAKER);
160 if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep))
161 break;
162 cpu_relax();
163 udelay(1);
164 };
165 if (!count)
166 pr_err_ratelimited("redistributor failed to %s...\n",
167 enable ? "wakeup" : "sleep");
168}
169
170
171
172
173static int gic_peek_irq(struct irq_data *d, u32 offset)
174{
175 u32 mask = 1 << (gic_irq(d) % 32);
176 void __iomem *base;
177
178 if (gic_irq_in_rdist(d))
179 base = gic_data_rdist_sgi_base();
180 else
181 base = gic_data.dist_base;
182
183 return !!(readl_relaxed(base + offset + (gic_irq(d) / 32) * 4) & mask);
184}
185
186static void gic_poke_irq(struct irq_data *d, u32 offset)
187{
188 u32 mask = 1 << (gic_irq(d) % 32);
189 void (*rwp_wait)(void);
190 void __iomem *base;
191
192 if (gic_irq_in_rdist(d)) {
193 base = gic_data_rdist_sgi_base();
194 rwp_wait = gic_redist_wait_for_rwp;
195 } else {
196 base = gic_data.dist_base;
197 rwp_wait = gic_dist_wait_for_rwp;
198 }
199
200 writel_relaxed(mask, base + offset + (gic_irq(d) / 32) * 4);
201 rwp_wait();
202}
203
204static void gic_mask_irq(struct irq_data *d)
205{
206 gic_poke_irq(d, GICD_ICENABLER);
207}
208
209static void gic_eoimode1_mask_irq(struct irq_data *d)
210{
211 gic_mask_irq(d);
212
213
214
215
216
217
218
219
220 if (irqd_is_forwarded_to_vcpu(d))
221 gic_poke_irq(d, GICD_ICACTIVER);
222}
223
224static void gic_unmask_irq(struct irq_data *d)
225{
226 gic_poke_irq(d, GICD_ISENABLER);
227}
228
229static int gic_irq_set_irqchip_state(struct irq_data *d,
230 enum irqchip_irq_state which, bool val)
231{
232 u32 reg;
233
234 if (d->hwirq >= gic_data.irq_nr)
235 return -EINVAL;
236
237 switch (which) {
238 case IRQCHIP_STATE_PENDING:
239 reg = val ? GICD_ISPENDR : GICD_ICPENDR;
240 break;
241
242 case IRQCHIP_STATE_ACTIVE:
243 reg = val ? GICD_ISACTIVER : GICD_ICACTIVER;
244 break;
245
246 case IRQCHIP_STATE_MASKED:
247 reg = val ? GICD_ICENABLER : GICD_ISENABLER;
248 break;
249
250 default:
251 return -EINVAL;
252 }
253
254 gic_poke_irq(d, reg);
255 return 0;
256}
257
258static int gic_irq_get_irqchip_state(struct irq_data *d,
259 enum irqchip_irq_state which, bool *val)
260{
261 if (d->hwirq >= gic_data.irq_nr)
262 return -EINVAL;
263
264 switch (which) {
265 case IRQCHIP_STATE_PENDING:
266 *val = gic_peek_irq(d, GICD_ISPENDR);
267 break;
268
269 case IRQCHIP_STATE_ACTIVE:
270 *val = gic_peek_irq(d, GICD_ISACTIVER);
271 break;
272
273 case IRQCHIP_STATE_MASKED:
274 *val = !gic_peek_irq(d, GICD_ISENABLER);
275 break;
276
277 default:
278 return -EINVAL;
279 }
280
281 return 0;
282}
283
284static void gic_eoi_irq(struct irq_data *d)
285{
286 gic_write_eoir(gic_irq(d));
287}
288
289static void gic_eoimode1_eoi_irq(struct irq_data *d)
290{
291
292
293
294
295 if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d))
296 return;
297 gic_write_dir(gic_irq(d));
298}
299
300static int gic_set_type(struct irq_data *d, unsigned int type)
301{
302 unsigned int irq = gic_irq(d);
303 void (*rwp_wait)(void);
304 void __iomem *base;
305
306
307 if (irq < 16)
308 return -EINVAL;
309
310
311 if (irq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
312 type != IRQ_TYPE_EDGE_RISING)
313 return -EINVAL;
314
315 if (gic_irq_in_rdist(d)) {
316 base = gic_data_rdist_sgi_base();
317 rwp_wait = gic_redist_wait_for_rwp;
318 } else {
319 base = gic_data.dist_base;
320 rwp_wait = gic_dist_wait_for_rwp;
321 }
322
323 return gic_configure_irq(irq, type, base, rwp_wait);
324}
325
326static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
327{
328 if (vcpu)
329 irqd_set_forwarded_to_vcpu(d);
330 else
331 irqd_clr_forwarded_to_vcpu(d);
332 return 0;
333}
334
335static u64 gic_mpidr_to_affinity(unsigned long mpidr)
336{
337 u64 aff;
338
339 aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
340 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
341 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
342 MPIDR_AFFINITY_LEVEL(mpidr, 0));
343
344 return aff;
345}
346
347static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
348{
349 u32 irqnr;
350
351 do {
352 irqnr = gic_read_iar();
353
354 if (likely(irqnr > 15 && irqnr < 1020) || irqnr >= 8192) {
355 int err;
356
357 if (static_branch_likely(&supports_deactivate_key))
358 gic_write_eoir(irqnr);
359 else
360 isb();
361
362 err = handle_domain_irq(gic_data.domain, irqnr, regs);
363 if (err) {
364 WARN_ONCE(true, "Unexpected interrupt received!\n");
365 if (static_branch_likely(&supports_deactivate_key)) {
366 if (irqnr < 8192)
367 gic_write_dir(irqnr);
368 } else {
369 gic_write_eoir(irqnr);
370 }
371 }
372 continue;
373 }
374 if (irqnr < 16) {
375 gic_write_eoir(irqnr);
376 if (static_branch_likely(&supports_deactivate_key))
377 gic_write_dir(irqnr);
378#ifdef CONFIG_SMP
379
380
381
382
383
384
385
386 handle_IPI(irqnr, regs);
387#else
388 WARN_ONCE(true, "Unexpected SGI received!\n");
389#endif
390 continue;
391 }
392 } while (irqnr != ICC_IAR1_EL1_SPURIOUS);
393}
394
395static void __init gic_dist_init(void)
396{
397 unsigned int i;
398 u64 affinity;
399 void __iomem *base = gic_data.dist_base;
400
401
402 writel_relaxed(0, base + GICD_CTLR);
403 gic_dist_wait_for_rwp();
404
405
406
407
408
409
410
411 for (i = 32; i < gic_data.irq_nr; i += 32)
412 writel_relaxed(~0, base + GICD_IGROUPR + i / 8);
413
414 gic_dist_config(base, gic_data.irq_nr, gic_dist_wait_for_rwp);
415
416
417 writel_relaxed(GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1,
418 base + GICD_CTLR);
419
420
421
422
423
424 affinity = gic_mpidr_to_affinity(cpu_logical_map(smp_processor_id()));
425 for (i = 32; i < gic_data.irq_nr; i++)
426 gic_write_irouter(affinity, base + GICD_IROUTER + i * 8);
427}
428
429static int gic_iterate_rdists(int (*fn)(struct redist_region *, void __iomem *))
430{
431 int ret = -ENODEV;
432 int i;
433
434 for (i = 0; i < gic_data.nr_redist_regions; i++) {
435 void __iomem *ptr = gic_data.redist_regions[i].redist_base;
436 u64 typer;
437 u32 reg;
438
439 reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK;
440 if (reg != GIC_PIDR2_ARCH_GICv3 &&
441 reg != GIC_PIDR2_ARCH_GICv4) {
442 pr_warn("No redistributor present @%p\n", ptr);
443 break;
444 }
445
446 do {
447 typer = gic_read_typer(ptr + GICR_TYPER);
448 ret = fn(gic_data.redist_regions + i, ptr);
449 if (!ret)
450 return 0;
451
452 if (gic_data.redist_regions[i].single_redist)
453 break;
454
455 if (gic_data.redist_stride) {
456 ptr += gic_data.redist_stride;
457 } else {
458 ptr += SZ_64K * 2;
459 if (typer & GICR_TYPER_VLPIS)
460 ptr += SZ_64K * 2;
461 }
462 } while (!(typer & GICR_TYPER_LAST));
463 }
464
465 return ret ? -ENODEV : 0;
466}
467
468static int __gic_populate_rdist(struct redist_region *region, void __iomem *ptr)
469{
470 unsigned long mpidr = cpu_logical_map(smp_processor_id());
471 u64 typer;
472 u32 aff;
473
474
475
476
477
478 aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 |
479 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
480 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
481 MPIDR_AFFINITY_LEVEL(mpidr, 0));
482
483 typer = gic_read_typer(ptr + GICR_TYPER);
484 if ((typer >> 32) == aff) {
485 u64 offset = ptr - region->redist_base;
486 gic_data_rdist_rd_base() = ptr;
487 gic_data_rdist()->phys_base = region->phys_base + offset;
488
489 pr_info("CPU%d: found redistributor %lx region %d:%pa\n",
490 smp_processor_id(), mpidr,
491 (int)(region - gic_data.redist_regions),
492 &gic_data_rdist()->phys_base);
493 return 0;
494 }
495
496
497 return 1;
498}
499
500static int gic_populate_rdist(void)
501{
502 if (gic_iterate_rdists(__gic_populate_rdist) == 0)
503 return 0;
504
505
506 WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n",
507 smp_processor_id(),
508 (unsigned long)cpu_logical_map(smp_processor_id()));
509 return -ENODEV;
510}
511
512static int __gic_update_vlpi_properties(struct redist_region *region,
513 void __iomem *ptr)
514{
515 u64 typer = gic_read_typer(ptr + GICR_TYPER);
516 gic_data.rdists.has_vlpis &= !!(typer & GICR_TYPER_VLPIS);
517 gic_data.rdists.has_direct_lpi &= !!(typer & GICR_TYPER_DirectLPIS);
518
519 return 1;
520}
521
522static void gic_update_vlpi_properties(void)
523{
524 gic_iterate_rdists(__gic_update_vlpi_properties);
525 pr_info("%sVLPI support, %sdirect LPI support\n",
526 !gic_data.rdists.has_vlpis ? "no " : "",
527 !gic_data.rdists.has_direct_lpi ? "no " : "");
528}
529
530static void gic_cpu_sys_reg_init(void)
531{
532 int i, cpu = smp_processor_id();
533 u64 mpidr = cpu_logical_map(cpu);
534 u64 need_rss = MPIDR_RS(mpidr);
535 bool group0;
536 u32 val, pribits;
537
538
539
540
541
542
543
544
545 if (!gic_enable_sre())
546 pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n");
547
548 pribits = gic_read_ctlr();
549 pribits &= ICC_CTLR_EL1_PRI_BITS_MASK;
550 pribits >>= ICC_CTLR_EL1_PRI_BITS_SHIFT;
551 pribits++;
552
553
554
555
556
557
558
559
560
561
562
563
564 write_gicreg(BIT(8 - pribits), ICC_PMR_EL1);
565 val = read_gicreg(ICC_PMR_EL1);
566 group0 = val != 0;
567
568
569 write_gicreg(DEFAULT_PMR_VALUE, ICC_PMR_EL1);
570
571
572
573
574
575
576
577 gic_write_bpr1(0);
578
579 if (static_branch_likely(&supports_deactivate_key)) {
580
581 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop);
582 } else {
583
584 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir);
585 }
586
587
588 if (group0) {
589 switch(pribits) {
590 case 8:
591 case 7:
592 write_gicreg(0, ICC_AP0R3_EL1);
593 write_gicreg(0, ICC_AP0R2_EL1);
594 case 6:
595 write_gicreg(0, ICC_AP0R1_EL1);
596 case 5:
597 case 4:
598 write_gicreg(0, ICC_AP0R0_EL1);
599 }
600
601 isb();
602 }
603
604 switch(pribits) {
605 case 8:
606 case 7:
607 write_gicreg(0, ICC_AP1R3_EL1);
608 write_gicreg(0, ICC_AP1R2_EL1);
609 case 6:
610 write_gicreg(0, ICC_AP1R1_EL1);
611 case 5:
612 case 4:
613 write_gicreg(0, ICC_AP1R0_EL1);
614 }
615
616 isb();
617
618
619 gic_write_grpen1(1);
620
621
622 per_cpu(has_rss, cpu) = !!(gic_read_ctlr() & ICC_CTLR_EL1_RSS);
623
624
625 for_each_online_cpu(i) {
626 bool have_rss = per_cpu(has_rss, i) && per_cpu(has_rss, cpu);
627
628 need_rss |= MPIDR_RS(cpu_logical_map(i));
629 if (need_rss && (!have_rss))
630 pr_crit("CPU%d (%lx) can't SGI CPU%d (%lx), no RSS\n",
631 cpu, (unsigned long)mpidr,
632 i, (unsigned long)cpu_logical_map(i));
633 }
634
635
636
637
638
639
640
641
642 if (need_rss && (!gic_data.has_rss))
643 pr_crit_once("RSS is required but GICD doesn't support it\n");
644}
645
646static bool gicv3_nolpi;
647
648static int __init gicv3_nolpi_cfg(char *buf)
649{
650 return strtobool(buf, &gicv3_nolpi);
651}
652early_param("irqchip.gicv3_nolpi", gicv3_nolpi_cfg);
653
654static int gic_dist_supports_lpis(void)
655{
656 return (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) &&
657 !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS) &&
658 !gicv3_nolpi);
659}
660
661static void gic_cpu_init(void)
662{
663 void __iomem *rbase;
664
665
666 if (gic_populate_rdist())
667 return;
668
669 gic_enable_redist(true);
670
671 rbase = gic_data_rdist_sgi_base();
672
673
674 writel_relaxed(~0, rbase + GICR_IGROUPR0);
675
676 gic_cpu_config(rbase, gic_redist_wait_for_rwp);
677
678
679 gic_cpu_sys_reg_init();
680}
681
682#ifdef CONFIG_SMP
683
684#define MPIDR_TO_SGI_RS(mpidr) (MPIDR_RS(mpidr) << ICC_SGI1R_RS_SHIFT)
685#define MPIDR_TO_SGI_CLUSTER_ID(mpidr) ((mpidr) & ~0xFUL)
686
687static int gic_starting_cpu(unsigned int cpu)
688{
689 gic_cpu_init();
690
691 if (gic_dist_supports_lpis())
692 its_cpu_init();
693
694 return 0;
695}
696
697static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask,
698 unsigned long cluster_id)
699{
700 int next_cpu, cpu = *base_cpu;
701 unsigned long mpidr = cpu_logical_map(cpu);
702 u16 tlist = 0;
703
704 while (cpu < nr_cpu_ids) {
705 tlist |= 1 << (mpidr & 0xf);
706
707 next_cpu = cpumask_next(cpu, mask);
708 if (next_cpu >= nr_cpu_ids)
709 goto out;
710 cpu = next_cpu;
711
712 mpidr = cpu_logical_map(cpu);
713
714 if (cluster_id != MPIDR_TO_SGI_CLUSTER_ID(mpidr)) {
715 cpu--;
716 goto out;
717 }
718 }
719out:
720 *base_cpu = cpu;
721 return tlist;
722}
723
724#define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \
725 (MPIDR_AFFINITY_LEVEL(cluster_id, level) \
726 << ICC_SGI1R_AFFINITY_## level ##_SHIFT)
727
728static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq)
729{
730 u64 val;
731
732 val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) |
733 MPIDR_TO_SGI_AFFINITY(cluster_id, 2) |
734 irq << ICC_SGI1R_SGI_ID_SHIFT |
735 MPIDR_TO_SGI_AFFINITY(cluster_id, 1) |
736 MPIDR_TO_SGI_RS(cluster_id) |
737 tlist << ICC_SGI1R_TARGET_LIST_SHIFT);
738
739 pr_devel("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val);
740 gic_write_sgi1r(val);
741}
742
743static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
744{
745 int cpu;
746
747 if (WARN_ON(irq >= 16))
748 return;
749
750
751
752
753
754 wmb();
755
756 for_each_cpu(cpu, mask) {
757 u64 cluster_id = MPIDR_TO_SGI_CLUSTER_ID(cpu_logical_map(cpu));
758 u16 tlist;
759
760 tlist = gic_compute_target_list(&cpu, mask, cluster_id);
761 gic_send_sgi(cluster_id, tlist, irq);
762 }
763
764
765 isb();
766}
767
768static void gic_smp_init(void)
769{
770 set_smp_cross_call(gic_raise_softirq);
771 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
772 "irqchip/arm/gicv3:starting",
773 gic_starting_cpu, NULL);
774}
775
776static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
777 bool force)
778{
779 unsigned int cpu;
780 void __iomem *reg;
781 int enabled;
782 u64 val;
783
784 if (force)
785 cpu = cpumask_first(mask_val);
786 else
787 cpu = cpumask_any_and(mask_val, cpu_online_mask);
788
789 if (cpu >= nr_cpu_ids)
790 return -EINVAL;
791
792 if (gic_irq_in_rdist(d))
793 return -EINVAL;
794
795
796 enabled = gic_peek_irq(d, GICD_ISENABLER);
797 if (enabled)
798 gic_mask_irq(d);
799
800 reg = gic_dist_base(d) + GICD_IROUTER + (gic_irq(d) * 8);
801 val = gic_mpidr_to_affinity(cpu_logical_map(cpu));
802
803 gic_write_irouter(val, reg);
804
805
806
807
808
809 if (enabled)
810 gic_unmask_irq(d);
811 else
812 gic_dist_wait_for_rwp();
813
814 irq_data_update_effective_affinity(d, cpumask_of(cpu));
815
816 return IRQ_SET_MASK_OK_DONE;
817}
818#else
819#define gic_set_affinity NULL
820#define gic_smp_init() do { } while(0)
821#endif
822
823#ifdef CONFIG_CPU_PM
824
825static bool gic_dist_security_disabled(void)
826{
827 return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS;
828}
829
830static int gic_cpu_pm_notifier(struct notifier_block *self,
831 unsigned long cmd, void *v)
832{
833 if (cmd == CPU_PM_EXIT) {
834 if (gic_dist_security_disabled())
835 gic_enable_redist(true);
836 gic_cpu_sys_reg_init();
837 } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) {
838 gic_write_grpen1(0);
839 gic_enable_redist(false);
840 }
841 return NOTIFY_OK;
842}
843
844static struct notifier_block gic_cpu_pm_notifier_block = {
845 .notifier_call = gic_cpu_pm_notifier,
846};
847
848static void gic_cpu_pm_init(void)
849{
850 cpu_pm_register_notifier(&gic_cpu_pm_notifier_block);
851}
852
853#else
854static inline void gic_cpu_pm_init(void) { }
855#endif
856
857static struct irq_chip gic_chip = {
858 .name = "GICv3",
859 .irq_mask = gic_mask_irq,
860 .irq_unmask = gic_unmask_irq,
861 .irq_eoi = gic_eoi_irq,
862 .irq_set_type = gic_set_type,
863 .irq_set_affinity = gic_set_affinity,
864 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
865 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
866 .flags = IRQCHIP_SET_TYPE_MASKED,
867};
868
869static struct irq_chip gic_eoimode1_chip = {
870 .name = "GICv3",
871 .irq_mask = gic_eoimode1_mask_irq,
872 .irq_unmask = gic_unmask_irq,
873 .irq_eoi = gic_eoimode1_eoi_irq,
874 .irq_set_type = gic_set_type,
875 .irq_set_affinity = gic_set_affinity,
876 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
877 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
878 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
879 .flags = IRQCHIP_SET_TYPE_MASKED,
880};
881
882#define GIC_ID_NR (1U << GICD_TYPER_ID_BITS(gic_data.rdists.gicd_typer))
883
884static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
885 irq_hw_number_t hw)
886{
887 struct irq_chip *chip = &gic_chip;
888
889 if (static_branch_likely(&supports_deactivate_key))
890 chip = &gic_eoimode1_chip;
891
892
893 if (hw < 16)
894 return -EPERM;
895
896 if (hw >= gic_data.irq_nr && hw < 8192)
897 return -EPERM;
898
899 if (hw >= GIC_ID_NR)
900 return -EPERM;
901
902
903 if (hw < 32) {
904 irq_set_percpu_devid(irq);
905 irq_domain_set_info(d, irq, hw, chip, d->host_data,
906 handle_percpu_devid_irq, NULL, NULL);
907 irq_set_status_flags(irq, IRQ_NOAUTOEN);
908 }
909
910 if (hw >= 32 && hw < gic_data.irq_nr) {
911 irq_domain_set_info(d, irq, hw, chip, d->host_data,
912 handle_fasteoi_irq, NULL, NULL);
913 irq_set_probe(irq);
914 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(irq)));
915 }
916
917 if (hw >= 8192 && hw < GIC_ID_NR) {
918 if (!gic_dist_supports_lpis())
919 return -EPERM;
920 irq_domain_set_info(d, irq, hw, chip, d->host_data,
921 handle_fasteoi_irq, NULL, NULL);
922 }
923
924 return 0;
925}
926
927#define GIC_IRQ_TYPE_PARTITION (GIC_IRQ_TYPE_LPI + 1)
928
929static int gic_irq_domain_translate(struct irq_domain *d,
930 struct irq_fwspec *fwspec,
931 unsigned long *hwirq,
932 unsigned int *type)
933{
934 if (is_of_node(fwspec->fwnode)) {
935 if (fwspec->param_count < 3)
936 return -EINVAL;
937
938 switch (fwspec->param[0]) {
939 case 0:
940 *hwirq = fwspec->param[1] + 32;
941 break;
942 case 1:
943 case GIC_IRQ_TYPE_PARTITION:
944 *hwirq = fwspec->param[1] + 16;
945 break;
946 case GIC_IRQ_TYPE_LPI:
947 *hwirq = fwspec->param[1];
948 break;
949 default:
950 return -EINVAL;
951 }
952
953 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
954
955
956
957
958
959 WARN_ON(*type == IRQ_TYPE_NONE &&
960 fwspec->param[0] != GIC_IRQ_TYPE_PARTITION);
961 return 0;
962 }
963
964 if (is_fwnode_irqchip(fwspec->fwnode)) {
965 if(fwspec->param_count != 2)
966 return -EINVAL;
967
968 *hwirq = fwspec->param[0];
969 *type = fwspec->param[1];
970
971 WARN_ON(*type == IRQ_TYPE_NONE);
972 return 0;
973 }
974
975 return -EINVAL;
976}
977
978static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
979 unsigned int nr_irqs, void *arg)
980{
981 int i, ret;
982 irq_hw_number_t hwirq;
983 unsigned int type = IRQ_TYPE_NONE;
984 struct irq_fwspec *fwspec = arg;
985
986 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
987 if (ret)
988 return ret;
989
990 for (i = 0; i < nr_irqs; i++) {
991 ret = gic_irq_domain_map(domain, virq + i, hwirq + i);
992 if (ret)
993 return ret;
994 }
995
996 return 0;
997}
998
999static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq,
1000 unsigned int nr_irqs)
1001{
1002 int i;
1003
1004 for (i = 0; i < nr_irqs; i++) {
1005 struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
1006 irq_set_handler(virq + i, NULL);
1007 irq_domain_reset_irq_data(d);
1008 }
1009}
1010
1011static int gic_irq_domain_select(struct irq_domain *d,
1012 struct irq_fwspec *fwspec,
1013 enum irq_domain_bus_token bus_token)
1014{
1015
1016 if (fwspec->fwnode != d->fwnode)
1017 return 0;
1018
1019
1020 if (!is_of_node(fwspec->fwnode))
1021 return 1;
1022
1023
1024
1025
1026
1027 if (fwspec->param_count >= 4 &&
1028 fwspec->param[0] == 1 && fwspec->param[3] != 0)
1029 return d == partition_get_domain(gic_data.ppi_descs[fwspec->param[1]]);
1030
1031 return d == gic_data.domain;
1032}
1033
1034static const struct irq_domain_ops gic_irq_domain_ops = {
1035 .translate = gic_irq_domain_translate,
1036 .alloc = gic_irq_domain_alloc,
1037 .free = gic_irq_domain_free,
1038 .select = gic_irq_domain_select,
1039};
1040
1041static int partition_domain_translate(struct irq_domain *d,
1042 struct irq_fwspec *fwspec,
1043 unsigned long *hwirq,
1044 unsigned int *type)
1045{
1046 struct device_node *np;
1047 int ret;
1048
1049 np = of_find_node_by_phandle(fwspec->param[3]);
1050 if (WARN_ON(!np))
1051 return -EINVAL;
1052
1053 ret = partition_translate_id(gic_data.ppi_descs[fwspec->param[1]],
1054 of_node_to_fwnode(np));
1055 if (ret < 0)
1056 return ret;
1057
1058 *hwirq = ret;
1059 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
1060
1061 return 0;
1062}
1063
1064static const struct irq_domain_ops partition_domain_ops = {
1065 .translate = partition_domain_translate,
1066 .select = gic_irq_domain_select,
1067};
1068
1069static int __init gic_init_bases(void __iomem *dist_base,
1070 struct redist_region *rdist_regs,
1071 u32 nr_redist_regions,
1072 u64 redist_stride,
1073 struct fwnode_handle *handle)
1074{
1075 u32 typer;
1076 int gic_irqs;
1077 int err;
1078
1079 if (!is_hyp_mode_available())
1080 static_branch_disable(&supports_deactivate_key);
1081
1082 if (static_branch_likely(&supports_deactivate_key))
1083 pr_info("GIC: Using split EOI/Deactivate mode\n");
1084
1085 gic_data.fwnode = handle;
1086 gic_data.dist_base = dist_base;
1087 gic_data.redist_regions = rdist_regs;
1088 gic_data.nr_redist_regions = nr_redist_regions;
1089 gic_data.redist_stride = redist_stride;
1090
1091
1092
1093
1094
1095 typer = readl_relaxed(gic_data.dist_base + GICD_TYPER);
1096 gic_data.rdists.gicd_typer = typer;
1097 gic_irqs = GICD_TYPER_IRQS(typer);
1098 if (gic_irqs > 1020)
1099 gic_irqs = 1020;
1100 gic_data.irq_nr = gic_irqs;
1101
1102 gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops,
1103 &gic_data);
1104 irq_domain_update_bus_token(gic_data.domain, DOMAIN_BUS_WIRED);
1105 gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist));
1106 gic_data.rdists.has_vlpis = true;
1107 gic_data.rdists.has_direct_lpi = true;
1108
1109 if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) {
1110 err = -ENOMEM;
1111 goto out_free;
1112 }
1113
1114 gic_data.has_rss = !!(typer & GICD_TYPER_RSS);
1115 pr_info("Distributor has %sRange Selector support\n",
1116 gic_data.has_rss ? "" : "no ");
1117
1118 if (typer & GICD_TYPER_MBIS) {
1119 err = mbi_init(handle, gic_data.domain);
1120 if (err)
1121 pr_err("Failed to initialize MBIs\n");
1122 }
1123
1124 set_handle_irq(gic_handle_irq);
1125
1126 gic_update_vlpi_properties();
1127
1128 gic_smp_init();
1129 gic_dist_init();
1130 gic_cpu_init();
1131 gic_cpu_pm_init();
1132
1133 if (gic_dist_supports_lpis()) {
1134 its_init(handle, &gic_data.rdists, gic_data.domain);
1135 its_cpu_init();
1136 }
1137
1138 return 0;
1139
1140out_free:
1141 if (gic_data.domain)
1142 irq_domain_remove(gic_data.domain);
1143 free_percpu(gic_data.rdists.rdist);
1144 return err;
1145}
1146
1147static int __init gic_validate_dist_version(void __iomem *dist_base)
1148{
1149 u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
1150
1151 if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4)
1152 return -ENODEV;
1153
1154 return 0;
1155}
1156
1157
1158static void __init gic_populate_ppi_partitions(struct device_node *gic_node)
1159{
1160 struct device_node *parts_node, *child_part;
1161 int part_idx = 0, i;
1162 int nr_parts;
1163 struct partition_affinity *parts;
1164
1165 parts_node = of_get_child_by_name(gic_node, "ppi-partitions");
1166 if (!parts_node)
1167 return;
1168
1169 nr_parts = of_get_child_count(parts_node);
1170
1171 if (!nr_parts)
1172 goto out_put_node;
1173
1174 parts = kcalloc(nr_parts, sizeof(*parts), GFP_KERNEL);
1175 if (WARN_ON(!parts))
1176 goto out_put_node;
1177
1178 for_each_child_of_node(parts_node, child_part) {
1179 struct partition_affinity *part;
1180 int n;
1181
1182 part = &parts[part_idx];
1183
1184 part->partition_id = of_node_to_fwnode(child_part);
1185
1186 pr_info("GIC: PPI partition %s[%d] { ",
1187 child_part->name, part_idx);
1188
1189 n = of_property_count_elems_of_size(child_part, "affinity",
1190 sizeof(u32));
1191 WARN_ON(n <= 0);
1192
1193 for (i = 0; i < n; i++) {
1194 int err, cpu;
1195 u32 cpu_phandle;
1196 struct device_node *cpu_node;
1197
1198 err = of_property_read_u32_index(child_part, "affinity",
1199 i, &cpu_phandle);
1200 if (WARN_ON(err))
1201 continue;
1202
1203 cpu_node = of_find_node_by_phandle(cpu_phandle);
1204 if (WARN_ON(!cpu_node))
1205 continue;
1206
1207 cpu = of_cpu_node_to_id(cpu_node);
1208 if (WARN_ON(cpu < 0))
1209 continue;
1210
1211 pr_cont("%pOF[%d] ", cpu_node, cpu);
1212
1213 cpumask_set_cpu(cpu, &part->mask);
1214 }
1215
1216 pr_cont("}\n");
1217 part_idx++;
1218 }
1219
1220 for (i = 0; i < 16; i++) {
1221 unsigned int irq;
1222 struct partition_desc *desc;
1223 struct irq_fwspec ppi_fwspec = {
1224 .fwnode = gic_data.fwnode,
1225 .param_count = 3,
1226 .param = {
1227 [0] = GIC_IRQ_TYPE_PARTITION,
1228 [1] = i,
1229 [2] = IRQ_TYPE_NONE,
1230 },
1231 };
1232
1233 irq = irq_create_fwspec_mapping(&ppi_fwspec);
1234 if (WARN_ON(!irq))
1235 continue;
1236 desc = partition_create_desc(gic_data.fwnode, parts, nr_parts,
1237 irq, &partition_domain_ops);
1238 if (WARN_ON(!desc))
1239 continue;
1240
1241 gic_data.ppi_descs[i] = desc;
1242 }
1243
1244out_put_node:
1245 of_node_put(parts_node);
1246}
1247
1248static void __init gic_of_setup_kvm_info(struct device_node *node)
1249{
1250 int ret;
1251 struct resource r;
1252 u32 gicv_idx;
1253
1254 gic_v3_kvm_info.type = GIC_V3;
1255
1256 gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1257 if (!gic_v3_kvm_info.maint_irq)
1258 return;
1259
1260 if (of_property_read_u32(node, "#redistributor-regions",
1261 &gicv_idx))
1262 gicv_idx = 1;
1263
1264 gicv_idx += 3;
1265 ret = of_address_to_resource(node, gicv_idx, &r);
1266 if (!ret)
1267 gic_v3_kvm_info.vcpu = r;
1268
1269 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
1270 gic_set_kvm_info(&gic_v3_kvm_info);
1271}
1272
1273static int __init gic_of_init(struct device_node *node, struct device_node *parent)
1274{
1275 void __iomem *dist_base;
1276 struct redist_region *rdist_regs;
1277 u64 redist_stride;
1278 u32 nr_redist_regions;
1279 int err, i;
1280
1281 dist_base = of_iomap(node, 0);
1282 if (!dist_base) {
1283 pr_err("%pOF: unable to map gic dist registers\n", node);
1284 return -ENXIO;
1285 }
1286
1287 err = gic_validate_dist_version(dist_base);
1288 if (err) {
1289 pr_err("%pOF: no distributor detected, giving up\n", node);
1290 goto out_unmap_dist;
1291 }
1292
1293 if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions))
1294 nr_redist_regions = 1;
1295
1296 rdist_regs = kcalloc(nr_redist_regions, sizeof(*rdist_regs),
1297 GFP_KERNEL);
1298 if (!rdist_regs) {
1299 err = -ENOMEM;
1300 goto out_unmap_dist;
1301 }
1302
1303 for (i = 0; i < nr_redist_regions; i++) {
1304 struct resource res;
1305 int ret;
1306
1307 ret = of_address_to_resource(node, 1 + i, &res);
1308 rdist_regs[i].redist_base = of_iomap(node, 1 + i);
1309 if (ret || !rdist_regs[i].redist_base) {
1310 pr_err("%pOF: couldn't map region %d\n", node, i);
1311 err = -ENODEV;
1312 goto out_unmap_rdist;
1313 }
1314 rdist_regs[i].phys_base = res.start;
1315 }
1316
1317 if (of_property_read_u64(node, "redistributor-stride", &redist_stride))
1318 redist_stride = 0;
1319
1320 err = gic_init_bases(dist_base, rdist_regs, nr_redist_regions,
1321 redist_stride, &node->fwnode);
1322 if (err)
1323 goto out_unmap_rdist;
1324
1325 gic_populate_ppi_partitions(node);
1326
1327 if (static_branch_likely(&supports_deactivate_key))
1328 gic_of_setup_kvm_info(node);
1329 return 0;
1330
1331out_unmap_rdist:
1332 for (i = 0; i < nr_redist_regions; i++)
1333 if (rdist_regs[i].redist_base)
1334 iounmap(rdist_regs[i].redist_base);
1335 kfree(rdist_regs);
1336out_unmap_dist:
1337 iounmap(dist_base);
1338 return err;
1339}
1340
1341IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init);
1342
1343#ifdef CONFIG_ACPI
1344static struct
1345{
1346 void __iomem *dist_base;
1347 struct redist_region *redist_regs;
1348 u32 nr_redist_regions;
1349 bool single_redist;
1350 u32 maint_irq;
1351 int maint_irq_mode;
1352 phys_addr_t vcpu_base;
1353} acpi_data __initdata;
1354
1355static void __init
1356gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base)
1357{
1358 static int count = 0;
1359
1360 acpi_data.redist_regs[count].phys_base = phys_base;
1361 acpi_data.redist_regs[count].redist_base = redist_base;
1362 acpi_data.redist_regs[count].single_redist = acpi_data.single_redist;
1363 count++;
1364}
1365
1366static int __init
1367gic_acpi_parse_madt_redist(struct acpi_subtable_header *header,
1368 const unsigned long end)
1369{
1370 struct acpi_madt_generic_redistributor *redist =
1371 (struct acpi_madt_generic_redistributor *)header;
1372 void __iomem *redist_base;
1373
1374 redist_base = ioremap(redist->base_address, redist->length);
1375 if (!redist_base) {
1376 pr_err("Couldn't map GICR region @%llx\n", redist->base_address);
1377 return -ENOMEM;
1378 }
1379
1380 gic_acpi_register_redist(redist->base_address, redist_base);
1381 return 0;
1382}
1383
1384static int __init
1385gic_acpi_parse_madt_gicc(struct acpi_subtable_header *header,
1386 const unsigned long end)
1387{
1388 struct acpi_madt_generic_interrupt *gicc =
1389 (struct acpi_madt_generic_interrupt *)header;
1390 u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
1391 u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2;
1392 void __iomem *redist_base;
1393
1394
1395 if (!(gicc->flags & ACPI_MADT_ENABLED))
1396 return 0;
1397
1398 redist_base = ioremap(gicc->gicr_base_address, size);
1399 if (!redist_base)
1400 return -ENOMEM;
1401
1402 gic_acpi_register_redist(gicc->gicr_base_address, redist_base);
1403 return 0;
1404}
1405
1406static int __init gic_acpi_collect_gicr_base(void)
1407{
1408 acpi_tbl_entry_handler redist_parser;
1409 enum acpi_madt_type type;
1410
1411 if (acpi_data.single_redist) {
1412 type = ACPI_MADT_TYPE_GENERIC_INTERRUPT;
1413 redist_parser = gic_acpi_parse_madt_gicc;
1414 } else {
1415 type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR;
1416 redist_parser = gic_acpi_parse_madt_redist;
1417 }
1418
1419
1420 if (acpi_table_parse_madt(type, redist_parser, 0) > 0)
1421 return 0;
1422
1423 pr_info("No valid GICR entries exist\n");
1424 return -ENODEV;
1425}
1426
1427static int __init gic_acpi_match_gicr(struct acpi_subtable_header *header,
1428 const unsigned long end)
1429{
1430
1431 return 0;
1432}
1433
1434static int __init gic_acpi_match_gicc(struct acpi_subtable_header *header,
1435 const unsigned long end)
1436{
1437 struct acpi_madt_generic_interrupt *gicc =
1438 (struct acpi_madt_generic_interrupt *)header;
1439
1440
1441
1442
1443
1444 if ((gicc->flags & ACPI_MADT_ENABLED) && gicc->gicr_base_address)
1445 return 0;
1446
1447
1448
1449
1450
1451 if (!(gicc->flags & ACPI_MADT_ENABLED))
1452 return 0;
1453
1454 return -ENODEV;
1455}
1456
1457static int __init gic_acpi_count_gicr_regions(void)
1458{
1459 int count;
1460
1461
1462
1463
1464
1465
1466 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1467 gic_acpi_match_gicr, 0);
1468 if (count > 0) {
1469 acpi_data.single_redist = false;
1470 return count;
1471 }
1472
1473 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1474 gic_acpi_match_gicc, 0);
1475 if (count > 0)
1476 acpi_data.single_redist = true;
1477
1478 return count;
1479}
1480
1481static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header,
1482 struct acpi_probe_entry *ape)
1483{
1484 struct acpi_madt_generic_distributor *dist;
1485 int count;
1486
1487 dist = (struct acpi_madt_generic_distributor *)header;
1488 if (dist->version != ape->driver_data)
1489 return false;
1490
1491
1492 count = gic_acpi_count_gicr_regions();
1493 if (count <= 0)
1494 return false;
1495
1496 acpi_data.nr_redist_regions = count;
1497 return true;
1498}
1499
1500static int __init gic_acpi_parse_virt_madt_gicc(struct acpi_subtable_header *header,
1501 const unsigned long end)
1502{
1503 struct acpi_madt_generic_interrupt *gicc =
1504 (struct acpi_madt_generic_interrupt *)header;
1505 int maint_irq_mode;
1506 static int first_madt = true;
1507
1508
1509 if (!(gicc->flags & ACPI_MADT_ENABLED))
1510 return 0;
1511
1512 maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1513 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1514
1515 if (first_madt) {
1516 first_madt = false;
1517
1518 acpi_data.maint_irq = gicc->vgic_interrupt;
1519 acpi_data.maint_irq_mode = maint_irq_mode;
1520 acpi_data.vcpu_base = gicc->gicv_base_address;
1521
1522 return 0;
1523 }
1524
1525
1526
1527
1528 if ((acpi_data.maint_irq != gicc->vgic_interrupt) ||
1529 (acpi_data.maint_irq_mode != maint_irq_mode) ||
1530 (acpi_data.vcpu_base != gicc->gicv_base_address))
1531 return -EINVAL;
1532
1533 return 0;
1534}
1535
1536static bool __init gic_acpi_collect_virt_info(void)
1537{
1538 int count;
1539
1540 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1541 gic_acpi_parse_virt_madt_gicc, 0);
1542
1543 return (count > 0);
1544}
1545
1546#define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K)
1547#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1548#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1549
1550static void __init gic_acpi_setup_kvm_info(void)
1551{
1552 int irq;
1553
1554 if (!gic_acpi_collect_virt_info()) {
1555 pr_warn("Unable to get hardware information used for virtualization\n");
1556 return;
1557 }
1558
1559 gic_v3_kvm_info.type = GIC_V3;
1560
1561 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1562 acpi_data.maint_irq_mode,
1563 ACPI_ACTIVE_HIGH);
1564 if (irq <= 0)
1565 return;
1566
1567 gic_v3_kvm_info.maint_irq = irq;
1568
1569 if (acpi_data.vcpu_base) {
1570 struct resource *vcpu = &gic_v3_kvm_info.vcpu;
1571
1572 vcpu->flags = IORESOURCE_MEM;
1573 vcpu->start = acpi_data.vcpu_base;
1574 vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1575 }
1576
1577 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
1578 gic_set_kvm_info(&gic_v3_kvm_info);
1579}
1580
1581static int __init
1582gic_acpi_init(struct acpi_subtable_header *header, const unsigned long end)
1583{
1584 struct acpi_madt_generic_distributor *dist;
1585 struct fwnode_handle *domain_handle;
1586 size_t size;
1587 int i, err;
1588
1589
1590 dist = (struct acpi_madt_generic_distributor *)header;
1591 acpi_data.dist_base = ioremap(dist->base_address,
1592 ACPI_GICV3_DIST_MEM_SIZE);
1593 if (!acpi_data.dist_base) {
1594 pr_err("Unable to map GICD registers\n");
1595 return -ENOMEM;
1596 }
1597
1598 err = gic_validate_dist_version(acpi_data.dist_base);
1599 if (err) {
1600 pr_err("No distributor detected at @%p, giving up\n",
1601 acpi_data.dist_base);
1602 goto out_dist_unmap;
1603 }
1604
1605 size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions;
1606 acpi_data.redist_regs = kzalloc(size, GFP_KERNEL);
1607 if (!acpi_data.redist_regs) {
1608 err = -ENOMEM;
1609 goto out_dist_unmap;
1610 }
1611
1612 err = gic_acpi_collect_gicr_base();
1613 if (err)
1614 goto out_redist_unmap;
1615
1616 domain_handle = irq_domain_alloc_fwnode(acpi_data.dist_base);
1617 if (!domain_handle) {
1618 err = -ENOMEM;
1619 goto out_redist_unmap;
1620 }
1621
1622 err = gic_init_bases(acpi_data.dist_base, acpi_data.redist_regs,
1623 acpi_data.nr_redist_regions, 0, domain_handle);
1624 if (err)
1625 goto out_fwhandle_free;
1626
1627 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
1628
1629 if (static_branch_likely(&supports_deactivate_key))
1630 gic_acpi_setup_kvm_info();
1631
1632 return 0;
1633
1634out_fwhandle_free:
1635 irq_domain_free_fwnode(domain_handle);
1636out_redist_unmap:
1637 for (i = 0; i < acpi_data.nr_redist_regions; i++)
1638 if (acpi_data.redist_regs[i].redist_base)
1639 iounmap(acpi_data.redist_regs[i].redist_base);
1640 kfree(acpi_data.redist_regs);
1641out_dist_unmap:
1642 iounmap(acpi_data.dist_base);
1643 return err;
1644}
1645IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1646 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3,
1647 gic_acpi_init);
1648IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1649 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4,
1650 gic_acpi_init);
1651IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1652 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE,
1653 gic_acpi_init);
1654#endif
1655