1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/interrupt.h>
32#include <linux/netdevice.h>
33#include <linux/delay.h>
34#include <linux/io.h>
35#include <linux/can/dev.h>
36#include <linux/spinlock.h>
37#include <linux/of_platform.h>
38#include <linux/of_irq.h>
39
40#include <linux/dma-mapping.h>
41
42#define DRV_NAME "grcan"
43
44#define GRCAN_NAPI_WEIGHT 32
45
46#define GRCAN_RESERVE_SIZE(slot1, slot2) (((slot2) - (slot1)) / 4 - 1)
47
48struct grcan_registers {
49 u32 conf;
50 u32 stat;
51 u32 ctrl;
52 u32 __reserved1[GRCAN_RESERVE_SIZE(0x08, 0x18)];
53 u32 smask;
54 u32 scode;
55 u32 __reserved2[GRCAN_RESERVE_SIZE(0x1c, 0x100)];
56 u32 pimsr;
57 u32 pimr;
58 u32 pisr;
59 u32 pir;
60 u32 imr;
61 u32 picr;
62 u32 __reserved3[GRCAN_RESERVE_SIZE(0x114, 0x200)];
63 u32 txctrl;
64 u32 txaddr;
65 u32 txsize;
66 u32 txwr;
67 u32 txrd;
68 u32 txirq;
69 u32 __reserved4[GRCAN_RESERVE_SIZE(0x214, 0x300)];
70 u32 rxctrl;
71 u32 rxaddr;
72 u32 rxsize;
73 u32 rxwr;
74 u32 rxrd;
75 u32 rxirq;
76 u32 rxmask;
77 u32 rxcode;
78};
79
80#define GRCAN_CONF_ABORT 0x00000001
81#define GRCAN_CONF_ENABLE0 0x00000002
82#define GRCAN_CONF_ENABLE1 0x00000004
83#define GRCAN_CONF_SELECT 0x00000008
84#define GRCAN_CONF_SILENT 0x00000010
85#define GRCAN_CONF_SAM 0x00000020
86#define GRCAN_CONF_BPR 0x00000300
87#define GRCAN_CONF_RSJ 0x00007000
88#define GRCAN_CONF_PS1 0x00f00000
89#define GRCAN_CONF_PS2 0x000f0000
90#define GRCAN_CONF_SCALER 0xff000000
91#define GRCAN_CONF_OPERATION \
92 (GRCAN_CONF_ABORT | GRCAN_CONF_ENABLE0 | GRCAN_CONF_ENABLE1 \
93 | GRCAN_CONF_SELECT | GRCAN_CONF_SILENT | GRCAN_CONF_SAM)
94#define GRCAN_CONF_TIMING \
95 (GRCAN_CONF_BPR | GRCAN_CONF_RSJ | GRCAN_CONF_PS1 \
96 | GRCAN_CONF_PS2 | GRCAN_CONF_SCALER)
97
98#define GRCAN_CONF_RSJ_MIN 1
99#define GRCAN_CONF_RSJ_MAX 4
100#define GRCAN_CONF_PS1_MIN 1
101#define GRCAN_CONF_PS1_MAX 15
102#define GRCAN_CONF_PS2_MIN 2
103#define GRCAN_CONF_PS2_MAX 8
104#define GRCAN_CONF_SCALER_MIN 0
105#define GRCAN_CONF_SCALER_MAX 255
106#define GRCAN_CONF_SCALER_INC 1
107
108#define GRCAN_CONF_BPR_BIT 8
109#define GRCAN_CONF_RSJ_BIT 12
110#define GRCAN_CONF_PS1_BIT 20
111#define GRCAN_CONF_PS2_BIT 16
112#define GRCAN_CONF_SCALER_BIT 24
113
114#define GRCAN_STAT_PASS 0x000001
115#define GRCAN_STAT_OFF 0x000002
116#define GRCAN_STAT_OR 0x000004
117#define GRCAN_STAT_AHBERR 0x000008
118#define GRCAN_STAT_ACTIVE 0x000010
119#define GRCAN_STAT_RXERRCNT 0x00ff00
120#define GRCAN_STAT_TXERRCNT 0xff0000
121
122#define GRCAN_STAT_ERRCTR_RELATED (GRCAN_STAT_PASS | GRCAN_STAT_OFF)
123
124#define GRCAN_STAT_RXERRCNT_BIT 8
125#define GRCAN_STAT_TXERRCNT_BIT 16
126
127#define GRCAN_STAT_ERRCNT_WARNING_LIMIT 96
128#define GRCAN_STAT_ERRCNT_PASSIVE_LIMIT 127
129
130#define GRCAN_CTRL_RESET 0x2
131#define GRCAN_CTRL_ENABLE 0x1
132
133#define GRCAN_TXCTRL_ENABLE 0x1
134#define GRCAN_TXCTRL_ONGOING 0x2
135#define GRCAN_TXCTRL_SINGLE 0x4
136
137#define GRCAN_RXCTRL_ENABLE 0x1
138#define GRCAN_RXCTRL_ONGOING 0x2
139
140
141#define GRCAN_IRQIX_IRQ 0
142#define GRCAN_IRQIX_TXSYNC 1
143#define GRCAN_IRQIX_RXSYNC 2
144
145#define GRCAN_IRQ_PASS 0x00001
146#define GRCAN_IRQ_OFF 0x00002
147#define GRCAN_IRQ_OR 0x00004
148#define GRCAN_IRQ_RXAHBERR 0x00008
149#define GRCAN_IRQ_TXAHBERR 0x00010
150#define GRCAN_IRQ_RXIRQ 0x00020
151#define GRCAN_IRQ_TXIRQ 0x00040
152#define GRCAN_IRQ_RXFULL 0x00080
153#define GRCAN_IRQ_TXEMPTY 0x00100
154#define GRCAN_IRQ_RX 0x00200
155#define GRCAN_IRQ_TX 0x00400
156#define GRCAN_IRQ_RXSYNC 0x00800
157#define GRCAN_IRQ_TXSYNC 0x01000
158#define GRCAN_IRQ_RXERRCTR 0x02000
159#define GRCAN_IRQ_TXERRCTR 0x04000
160#define GRCAN_IRQ_RXMISS 0x08000
161#define GRCAN_IRQ_TXLOSS 0x10000
162
163#define GRCAN_IRQ_NONE 0
164#define GRCAN_IRQ_ALL \
165 (GRCAN_IRQ_PASS | GRCAN_IRQ_OFF | GRCAN_IRQ_OR \
166 | GRCAN_IRQ_RXAHBERR | GRCAN_IRQ_TXAHBERR \
167 | GRCAN_IRQ_RXIRQ | GRCAN_IRQ_TXIRQ \
168 | GRCAN_IRQ_RXFULL | GRCAN_IRQ_TXEMPTY \
169 | GRCAN_IRQ_RX | GRCAN_IRQ_TX | GRCAN_IRQ_RXSYNC \
170 | GRCAN_IRQ_TXSYNC | GRCAN_IRQ_RXERRCTR \
171 | GRCAN_IRQ_TXERRCTR | GRCAN_IRQ_RXMISS \
172 | GRCAN_IRQ_TXLOSS)
173
174#define GRCAN_IRQ_ERRCTR_RELATED (GRCAN_IRQ_RXERRCTR | GRCAN_IRQ_TXERRCTR \
175 | GRCAN_IRQ_PASS | GRCAN_IRQ_OFF)
176#define GRCAN_IRQ_ERRORS (GRCAN_IRQ_ERRCTR_RELATED | GRCAN_IRQ_OR \
177 | GRCAN_IRQ_TXAHBERR | GRCAN_IRQ_RXAHBERR \
178 | GRCAN_IRQ_TXLOSS)
179#define GRCAN_IRQ_DEFAULT (GRCAN_IRQ_RX | GRCAN_IRQ_TX | GRCAN_IRQ_ERRORS)
180
181#define GRCAN_MSG_SIZE 16
182
183#define GRCAN_MSG_IDE 0x80000000
184#define GRCAN_MSG_RTR 0x40000000
185#define GRCAN_MSG_BID 0x1ffc0000
186#define GRCAN_MSG_EID 0x1fffffff
187#define GRCAN_MSG_IDE_BIT 31
188#define GRCAN_MSG_RTR_BIT 30
189#define GRCAN_MSG_BID_BIT 18
190#define GRCAN_MSG_EID_BIT 0
191
192#define GRCAN_MSG_DLC 0xf0000000
193#define GRCAN_MSG_TXERRC 0x00ff0000
194#define GRCAN_MSG_RXERRC 0x0000ff00
195#define GRCAN_MSG_DLC_BIT 28
196#define GRCAN_MSG_TXERRC_BIT 16
197#define GRCAN_MSG_RXERRC_BIT 8
198#define GRCAN_MSG_AHBERR 0x00000008
199#define GRCAN_MSG_OR 0x00000004
200#define GRCAN_MSG_OFF 0x00000002
201#define GRCAN_MSG_PASS 0x00000001
202
203#define GRCAN_MSG_DATA_SLOT_INDEX(i) (2 + (i) / 4)
204#define GRCAN_MSG_DATA_SHIFT(i) ((3 - (i) % 4) * 8)
205
206#define GRCAN_BUFFER_ALIGNMENT 1024
207#define GRCAN_DEFAULT_BUFFER_SIZE 1024
208#define GRCAN_VALID_TR_SIZE_MASK 0x001fffc0
209
210#define GRCAN_INVALID_BUFFER_SIZE(s) \
211 ((s) == 0 || ((s) & ~GRCAN_VALID_TR_SIZE_MASK))
212
213#if GRCAN_INVALID_BUFFER_SIZE(GRCAN_DEFAULT_BUFFER_SIZE)
214#error "Invalid default buffer size"
215#endif
216
217struct grcan_dma_buffer {
218 size_t size;
219 void *buf;
220 dma_addr_t handle;
221};
222
223struct grcan_dma {
224 size_t base_size;
225 void *base_buf;
226 dma_addr_t base_handle;
227 struct grcan_dma_buffer tx;
228 struct grcan_dma_buffer rx;
229};
230
231
232struct grcan_device_config {
233 unsigned short enable0;
234 unsigned short enable1;
235 unsigned short select;
236 unsigned int txsize;
237 unsigned int rxsize;
238};
239
240#define GRCAN_DEFAULT_DEVICE_CONFIG { \
241 .enable0 = 0, \
242 .enable1 = 0, \
243 .select = 0, \
244 .txsize = GRCAN_DEFAULT_BUFFER_SIZE, \
245 .rxsize = GRCAN_DEFAULT_BUFFER_SIZE, \
246 }
247
248#define GRCAN_TXBUG_SAFE_GRLIB_VERSION 0x4100
249#define GRLIB_VERSION_MASK 0xffff
250
251
252struct grcan_priv {
253 struct can_priv can;
254 struct net_device *dev;
255 struct napi_struct napi;
256
257 struct grcan_registers __iomem *regs;
258 struct grcan_device_config config;
259 struct grcan_dma dma;
260
261 struct sk_buff **echo_skb;
262 u8 *txdlc;
263
264
265
266
267
268 u32 eskbp;
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286 spinlock_t lock;
287
288
289
290
291
292
293
294
295 bool need_txbug_workaround;
296
297
298
299
300 struct timer_list hang_timer;
301 struct timer_list rr_timer;
302
303
304
305
306
307 bool resetting;
308 bool closing;
309};
310
311
312#define GRCAN_SHORTWAIT_USECS 10
313
314
315
316
317
318
319#define GRCAN_EFF_FRAME_MAX_BITS (1+32+6+8*8+16+2+7)
320
321#if defined(__BIG_ENDIAN)
322static inline u32 grcan_read_reg(u32 __iomem *reg)
323{
324 return ioread32be(reg);
325}
326
327static inline void grcan_write_reg(u32 __iomem *reg, u32 val)
328{
329 iowrite32be(val, reg);
330}
331#else
332static inline u32 grcan_read_reg(u32 __iomem *reg)
333{
334 return ioread32(reg);
335}
336
337static inline void grcan_write_reg(u32 __iomem *reg, u32 val)
338{
339 iowrite32(val, reg);
340}
341#endif
342
343static inline void grcan_clear_bits(u32 __iomem *reg, u32 mask)
344{
345 grcan_write_reg(reg, grcan_read_reg(reg) & ~mask);
346}
347
348static inline void grcan_set_bits(u32 __iomem *reg, u32 mask)
349{
350 grcan_write_reg(reg, grcan_read_reg(reg) | mask);
351}
352
353static inline u32 grcan_read_bits(u32 __iomem *reg, u32 mask)
354{
355 return grcan_read_reg(reg) & mask;
356}
357
358static inline void grcan_write_bits(u32 __iomem *reg, u32 value, u32 mask)
359{
360 u32 old = grcan_read_reg(reg);
361
362 grcan_write_reg(reg, (old & ~mask) | (value & mask));
363}
364
365
366static inline u32 grcan_ring_add(u32 a, u32 b, u32 size)
367{
368 u32 sum = a + b;
369
370 if (sum < size)
371 return sum;
372 else
373 return sum - size;
374}
375
376
377static inline u32 grcan_ring_sub(u32 a, u32 b, u32 size)
378{
379 return grcan_ring_add(a, size - b, size);
380}
381
382
383static inline u32 grcan_txspace(size_t txsize, u32 txwr, u32 eskbp)
384{
385 u32 slots = txsize / GRCAN_MSG_SIZE - 1;
386 u32 used = grcan_ring_sub(txwr, eskbp, txsize) / GRCAN_MSG_SIZE;
387
388 return slots - used;
389}
390
391
392static struct grcan_device_config grcan_module_config =
393 GRCAN_DEFAULT_DEVICE_CONFIG;
394
395static const struct can_bittiming_const grcan_bittiming_const = {
396 .name = DRV_NAME,
397 .tseg1_min = GRCAN_CONF_PS1_MIN + 1,
398 .tseg1_max = GRCAN_CONF_PS1_MAX + 1,
399 .tseg2_min = GRCAN_CONF_PS2_MIN,
400 .tseg2_max = GRCAN_CONF_PS2_MAX,
401 .sjw_max = GRCAN_CONF_RSJ_MAX,
402 .brp_min = GRCAN_CONF_SCALER_MIN + 1,
403 .brp_max = GRCAN_CONF_SCALER_MAX + 1,
404 .brp_inc = GRCAN_CONF_SCALER_INC,
405};
406
407static int grcan_set_bittiming(struct net_device *dev)
408{
409 struct grcan_priv *priv = netdev_priv(dev);
410 struct grcan_registers __iomem *regs = priv->regs;
411 struct can_bittiming *bt = &priv->can.bittiming;
412 u32 timing = 0;
413 int bpr, rsj, ps1, ps2, scaler;
414
415
416
417
418 if (grcan_read_bits(®s->ctrl, GRCAN_CTRL_ENABLE))
419 return -EBUSY;
420
421 bpr = 0;
422 rsj = bt->sjw;
423 ps1 = (bt->prop_seg + bt->phase_seg1) - 1;
424 ps2 = bt->phase_seg2;
425 scaler = (bt->brp - 1);
426 netdev_dbg(dev, "Request for BPR=%d, RSJ=%d, PS1=%d, PS2=%d, SCALER=%d",
427 bpr, rsj, ps1, ps2, scaler);
428 if (!(ps1 > ps2)) {
429 netdev_err(dev, "PS1 > PS2 must hold: PS1=%d, PS2=%d\n",
430 ps1, ps2);
431 return -EINVAL;
432 }
433 if (!(ps2 >= rsj)) {
434 netdev_err(dev, "PS2 >= RSJ must hold: PS2=%d, RSJ=%d\n",
435 ps2, rsj);
436 return -EINVAL;
437 }
438
439 timing |= (bpr << GRCAN_CONF_BPR_BIT) & GRCAN_CONF_BPR;
440 timing |= (rsj << GRCAN_CONF_RSJ_BIT) & GRCAN_CONF_RSJ;
441 timing |= (ps1 << GRCAN_CONF_PS1_BIT) & GRCAN_CONF_PS1;
442 timing |= (ps2 << GRCAN_CONF_PS2_BIT) & GRCAN_CONF_PS2;
443 timing |= (scaler << GRCAN_CONF_SCALER_BIT) & GRCAN_CONF_SCALER;
444 netdev_info(dev, "setting timing=0x%x\n", timing);
445 grcan_write_bits(®s->conf, timing, GRCAN_CONF_TIMING);
446
447 return 0;
448}
449
450static int grcan_get_berr_counter(const struct net_device *dev,
451 struct can_berr_counter *bec)
452{
453 struct grcan_priv *priv = netdev_priv(dev);
454 struct grcan_registers __iomem *regs = priv->regs;
455 u32 status = grcan_read_reg(®s->stat);
456
457 bec->txerr = (status & GRCAN_STAT_TXERRCNT) >> GRCAN_STAT_TXERRCNT_BIT;
458 bec->rxerr = (status & GRCAN_STAT_RXERRCNT) >> GRCAN_STAT_RXERRCNT_BIT;
459 return 0;
460}
461
462static int grcan_poll(struct napi_struct *napi, int budget);
463
464
465static void grcan_reset(struct net_device *dev)
466{
467 struct grcan_priv *priv = netdev_priv(dev);
468 struct grcan_registers __iomem *regs = priv->regs;
469 u32 config = grcan_read_reg(®s->conf);
470
471 grcan_set_bits(®s->ctrl, GRCAN_CTRL_RESET);
472 grcan_write_reg(®s->conf, config);
473
474 priv->eskbp = grcan_read_reg(®s->txrd);
475 priv->can.state = CAN_STATE_STOPPED;
476
477
478 grcan_write_reg(®s->rxmask, 0);
479}
480
481
482static void grcan_stop_hardware(struct net_device *dev)
483{
484 struct grcan_priv *priv = netdev_priv(dev);
485 struct grcan_registers __iomem *regs = priv->regs;
486
487 grcan_write_reg(®s->imr, GRCAN_IRQ_NONE);
488 grcan_clear_bits(®s->txctrl, GRCAN_TXCTRL_ENABLE);
489 grcan_clear_bits(®s->rxctrl, GRCAN_RXCTRL_ENABLE);
490 grcan_clear_bits(®s->ctrl, GRCAN_CTRL_ENABLE);
491}
492
493
494
495
496
497
498
499
500
501static int catch_up_echo_skb(struct net_device *dev, int budget, bool echo)
502{
503 struct grcan_priv *priv = netdev_priv(dev);
504 struct grcan_registers __iomem *regs = priv->regs;
505 struct grcan_dma *dma = &priv->dma;
506 struct net_device_stats *stats = &dev->stats;
507 int i, work_done;
508
509
510
511
512
513 u32 txrd = grcan_read_reg(®s->txrd);
514
515 for (work_done = 0; work_done < budget || budget < 0; work_done++) {
516 if (priv->eskbp == txrd)
517 break;
518 i = priv->eskbp / GRCAN_MSG_SIZE;
519 if (echo) {
520
521 stats->tx_packets++;
522 stats->tx_bytes += priv->txdlc[i];
523 priv->txdlc[i] = 0;
524 can_get_echo_skb(dev, i);
525 } else {
526
527 can_free_echo_skb(dev, i);
528 }
529
530 priv->eskbp = grcan_ring_add(priv->eskbp, GRCAN_MSG_SIZE,
531 dma->tx.size);
532 txrd = grcan_read_reg(®s->txrd);
533 }
534 return work_done;
535}
536
537static void grcan_lost_one_shot_frame(struct net_device *dev)
538{
539 struct grcan_priv *priv = netdev_priv(dev);
540 struct grcan_registers __iomem *regs = priv->regs;
541 struct grcan_dma *dma = &priv->dma;
542 u32 txrd;
543 unsigned long flags;
544
545 spin_lock_irqsave(&priv->lock, flags);
546
547 catch_up_echo_skb(dev, -1, true);
548
549 if (unlikely(grcan_read_bits(®s->txctrl, GRCAN_TXCTRL_ENABLE))) {
550
551 netdev_err(dev, "TXCTRL enabled at TXLOSS in one shot mode\n");
552 } else {
553
554
555
556
557
558
559
560
561 txrd = grcan_read_reg(®s->txrd);
562 txrd = grcan_ring_add(txrd, GRCAN_MSG_SIZE, dma->tx.size);
563 grcan_write_reg(®s->txrd, txrd);
564 catch_up_echo_skb(dev, -1, false);
565
566 if (!priv->resetting && !priv->closing &&
567 !(priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)) {
568 netif_wake_queue(dev);
569 grcan_set_bits(®s->txctrl, GRCAN_TXCTRL_ENABLE);
570 }
571 }
572
573 spin_unlock_irqrestore(&priv->lock, flags);
574}
575
576static void grcan_err(struct net_device *dev, u32 sources, u32 status)
577{
578 struct grcan_priv *priv = netdev_priv(dev);
579 struct grcan_registers __iomem *regs = priv->regs;
580 struct grcan_dma *dma = &priv->dma;
581 struct net_device_stats *stats = &dev->stats;
582 struct can_frame cf;
583
584
585 memset(&cf, 0, sizeof(cf));
586
587
588
589
590
591
592
593 if (sources & GRCAN_IRQ_TXLOSS) {
594
595 if (priv->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT)
596 grcan_lost_one_shot_frame(dev);
597
598
599
600
601 if (!(status & GRCAN_STAT_ERRCTR_RELATED)) {
602 netdev_dbg(dev, "tx message lost\n");
603 stats->tx_errors++;
604 }
605 }
606
607
608
609
610
611 if ((sources & GRCAN_IRQ_ERRCTR_RELATED) ||
612 (status & GRCAN_STAT_ERRCTR_RELATED)) {
613 enum can_state state = priv->can.state;
614 enum can_state oldstate = state;
615 u32 txerr = (status & GRCAN_STAT_TXERRCNT)
616 >> GRCAN_STAT_TXERRCNT_BIT;
617 u32 rxerr = (status & GRCAN_STAT_RXERRCNT)
618 >> GRCAN_STAT_RXERRCNT_BIT;
619
620
621 if (status & GRCAN_STAT_OFF) {
622 state = CAN_STATE_BUS_OFF;
623 } else if (status & GRCAN_STAT_PASS) {
624 state = CAN_STATE_ERROR_PASSIVE;
625 } else if (txerr >= GRCAN_STAT_ERRCNT_WARNING_LIMIT ||
626 rxerr >= GRCAN_STAT_ERRCNT_WARNING_LIMIT) {
627 state = CAN_STATE_ERROR_WARNING;
628 } else {
629 state = CAN_STATE_ERROR_ACTIVE;
630 }
631
632
633 if (state != oldstate) {
634 switch (state) {
635 case CAN_STATE_BUS_OFF:
636 netdev_dbg(dev, "bus-off\n");
637 netif_carrier_off(dev);
638 priv->can.can_stats.bus_off++;
639
640
641
642
643 if (!priv->can.restart_ms)
644 grcan_stop_hardware(dev);
645
646 cf.can_id |= CAN_ERR_BUSOFF;
647 break;
648
649 case CAN_STATE_ERROR_PASSIVE:
650 netdev_dbg(dev, "Error passive condition\n");
651 priv->can.can_stats.error_passive++;
652
653 cf.can_id |= CAN_ERR_CRTL;
654 if (txerr >= GRCAN_STAT_ERRCNT_PASSIVE_LIMIT)
655 cf.data[1] |= CAN_ERR_CRTL_TX_PASSIVE;
656 if (rxerr >= GRCAN_STAT_ERRCNT_PASSIVE_LIMIT)
657 cf.data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
658 break;
659
660 case CAN_STATE_ERROR_WARNING:
661 netdev_dbg(dev, "Error warning condition\n");
662 priv->can.can_stats.error_warning++;
663
664 cf.can_id |= CAN_ERR_CRTL;
665 if (txerr >= GRCAN_STAT_ERRCNT_WARNING_LIMIT)
666 cf.data[1] |= CAN_ERR_CRTL_TX_WARNING;
667 if (rxerr >= GRCAN_STAT_ERRCNT_WARNING_LIMIT)
668 cf.data[1] |= CAN_ERR_CRTL_RX_WARNING;
669 break;
670
671 case CAN_STATE_ERROR_ACTIVE:
672 netdev_dbg(dev, "Error active condition\n");
673 cf.can_id |= CAN_ERR_CRTL;
674 break;
675
676 default:
677
678 break;
679 }
680 cf.data[6] = txerr;
681 cf.data[7] = rxerr;
682 priv->can.state = state;
683 }
684
685
686 if (priv->can.restart_ms && oldstate == CAN_STATE_BUS_OFF) {
687 unsigned long flags;
688
689 cf.can_id |= CAN_ERR_RESTARTED;
690 netdev_dbg(dev, "restarted\n");
691 priv->can.can_stats.restarts++;
692 netif_carrier_on(dev);
693
694 spin_lock_irqsave(&priv->lock, flags);
695
696 if (!priv->resetting && !priv->closing) {
697 u32 txwr = grcan_read_reg(®s->txwr);
698
699 if (grcan_txspace(dma->tx.size, txwr,
700 priv->eskbp))
701 netif_wake_queue(dev);
702 }
703
704 spin_unlock_irqrestore(&priv->lock, flags);
705 }
706 }
707
708
709 if ((sources & GRCAN_IRQ_OR) || (status & GRCAN_STAT_OR)) {
710 netdev_dbg(dev, "got data overrun interrupt\n");
711 stats->rx_over_errors++;
712 stats->rx_errors++;
713
714 cf.can_id |= CAN_ERR_CRTL;
715 cf.data[1] |= CAN_ERR_CRTL_RX_OVERFLOW;
716 }
717
718
719
720
721 if (sources & (GRCAN_IRQ_TXAHBERR | GRCAN_IRQ_RXAHBERR) ||
722 (status & GRCAN_STAT_AHBERR)) {
723 char *txrx = "";
724 unsigned long flags;
725
726 if (sources & GRCAN_IRQ_TXAHBERR) {
727 txrx = "on tx ";
728 stats->tx_errors++;
729 } else if (sources & GRCAN_IRQ_RXAHBERR) {
730 txrx = "on rx ";
731 stats->rx_errors++;
732 }
733 netdev_err(dev, "Fatal AHB buss error %s- halting device\n",
734 txrx);
735
736 spin_lock_irqsave(&priv->lock, flags);
737
738
739 priv->closing = true;
740 netif_stop_queue(dev);
741 grcan_stop_hardware(dev);
742 priv->can.state = CAN_STATE_STOPPED;
743
744 spin_unlock_irqrestore(&priv->lock, flags);
745 }
746
747
748
749
750 if (cf.can_id) {
751 struct can_frame *skb_cf;
752 struct sk_buff *skb = alloc_can_err_skb(dev, &skb_cf);
753
754 if (skb == NULL) {
755 netdev_dbg(dev, "could not allocate error frame\n");
756 return;
757 }
758 skb_cf->can_id |= cf.can_id;
759 memcpy(skb_cf->data, cf.data, sizeof(cf.data));
760
761 netif_rx(skb);
762 }
763}
764
765static irqreturn_t grcan_interrupt(int irq, void *dev_id)
766{
767 struct net_device *dev = dev_id;
768 struct grcan_priv *priv = netdev_priv(dev);
769 struct grcan_registers __iomem *regs = priv->regs;
770 u32 sources, status;
771
772
773 sources = grcan_read_reg(®s->pimsr);
774 if (!sources)
775 return IRQ_NONE;
776 grcan_write_reg(®s->picr, sources);
777 status = grcan_read_reg(®s->stat);
778
779
780
781
782 if (priv->need_txbug_workaround &&
783 (sources & (GRCAN_IRQ_TX | GRCAN_IRQ_TXLOSS))) {
784 del_timer(&priv->hang_timer);
785 }
786
787
788 if (sources & (GRCAN_IRQ_TX | GRCAN_IRQ_RX)) {
789
790
791
792
793 grcan_clear_bits(®s->imr, GRCAN_IRQ_TX | GRCAN_IRQ_RX);
794 napi_schedule(&priv->napi);
795 }
796
797
798 if (sources & GRCAN_IRQ_ERRORS)
799 grcan_err(dev, sources, status);
800
801 return IRQ_HANDLED;
802}
803
804
805
806
807
808
809
810static void grcan_running_reset(struct timer_list *t)
811{
812 struct grcan_priv *priv = from_timer(priv, t, rr_timer);
813 struct net_device *dev = priv->dev;
814 struct grcan_registers __iomem *regs = priv->regs;
815 unsigned long flags;
816
817
818
819
820 spin_lock_irqsave(&priv->lock, flags);
821
822 priv->resetting = false;
823 del_timer(&priv->hang_timer);
824 del_timer(&priv->rr_timer);
825
826 if (!priv->closing) {
827
828 u32 imr = grcan_read_reg(®s->imr);
829
830 u32 txaddr = grcan_read_reg(®s->txaddr);
831 u32 txsize = grcan_read_reg(®s->txsize);
832 u32 txwr = grcan_read_reg(®s->txwr);
833 u32 txrd = grcan_read_reg(®s->txrd);
834 u32 eskbp = priv->eskbp;
835
836 u32 rxaddr = grcan_read_reg(®s->rxaddr);
837 u32 rxsize = grcan_read_reg(®s->rxsize);
838 u32 rxwr = grcan_read_reg(®s->rxwr);
839 u32 rxrd = grcan_read_reg(®s->rxrd);
840
841 grcan_reset(dev);
842
843
844 grcan_write_reg(®s->txaddr, txaddr);
845 grcan_write_reg(®s->txsize, txsize);
846 grcan_write_reg(®s->txwr, txwr);
847 grcan_write_reg(®s->txrd, txrd);
848 priv->eskbp = eskbp;
849
850 grcan_write_reg(®s->rxaddr, rxaddr);
851 grcan_write_reg(®s->rxsize, rxsize);
852 grcan_write_reg(®s->rxwr, rxwr);
853 grcan_write_reg(®s->rxrd, rxrd);
854
855
856 grcan_write_reg(®s->imr, imr);
857 priv->can.state = CAN_STATE_ERROR_ACTIVE;
858 grcan_write_reg(®s->txctrl, GRCAN_TXCTRL_ENABLE
859 | (priv->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT
860 ? GRCAN_TXCTRL_SINGLE : 0));
861 grcan_write_reg(®s->rxctrl, GRCAN_RXCTRL_ENABLE);
862 grcan_write_reg(®s->ctrl, GRCAN_CTRL_ENABLE);
863
864
865
866
867 if (grcan_txspace(priv->dma.tx.size, txwr, priv->eskbp) &&
868 !(priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY))
869 netif_wake_queue(dev);
870 }
871
872 spin_unlock_irqrestore(&priv->lock, flags);
873
874 netdev_err(dev, "Device reset and restored\n");
875}
876
877
878
879
880
881
882
883
884static inline u32 grcan_ongoing_wait_usecs(__u32 bitrate)
885{
886 return 1000000 * 3 * GRCAN_EFF_FRAME_MAX_BITS / bitrate;
887}
888
889
890
891
892
893static inline void grcan_reset_timer(struct timer_list *timer, __u32 bitrate)
894{
895 u32 wait_jiffies = usecs_to_jiffies(grcan_ongoing_wait_usecs(bitrate));
896
897 mod_timer(timer, jiffies + wait_jiffies);
898}
899
900
901static void grcan_initiate_running_reset(struct timer_list *t)
902{
903 struct grcan_priv *priv = from_timer(priv, t, hang_timer);
904 struct net_device *dev = priv->dev;
905 struct grcan_registers __iomem *regs = priv->regs;
906 unsigned long flags;
907
908 netdev_err(dev, "Device seems hanged - reset scheduled\n");
909
910 spin_lock_irqsave(&priv->lock, flags);
911
912
913
914
915 if (!priv->resetting && !priv->closing) {
916 priv->resetting = true;
917 netif_stop_queue(dev);
918 grcan_clear_bits(®s->txctrl, GRCAN_TXCTRL_ENABLE);
919 grcan_clear_bits(®s->rxctrl, GRCAN_RXCTRL_ENABLE);
920 grcan_reset_timer(&priv->rr_timer, priv->can.bittiming.bitrate);
921 }
922
923 spin_unlock_irqrestore(&priv->lock, flags);
924}
925
926static void grcan_free_dma_buffers(struct net_device *dev)
927{
928 struct grcan_priv *priv = netdev_priv(dev);
929 struct grcan_dma *dma = &priv->dma;
930
931 dma_free_coherent(&dev->dev, dma->base_size, dma->base_buf,
932 dma->base_handle);
933 memset(dma, 0, sizeof(*dma));
934}
935
936static int grcan_allocate_dma_buffers(struct net_device *dev,
937 size_t tsize, size_t rsize)
938{
939 struct grcan_priv *priv = netdev_priv(dev);
940 struct grcan_dma *dma = &priv->dma;
941 struct grcan_dma_buffer *large = rsize > tsize ? &dma->rx : &dma->tx;
942 struct grcan_dma_buffer *small = rsize > tsize ? &dma->tx : &dma->rx;
943 size_t shift;
944
945
946
947
948 size_t maxs = max(tsize, rsize);
949 size_t lsize = ALIGN(maxs, GRCAN_BUFFER_ALIGNMENT);
950
951
952 size_t ssize = min(tsize, rsize);
953
954
955 dma->base_size = lsize + ssize + GRCAN_BUFFER_ALIGNMENT;
956 dma->base_buf = dma_alloc_coherent(&dev->dev,
957 dma->base_size,
958 &dma->base_handle,
959 GFP_KERNEL);
960
961 if (!dma->base_buf)
962 return -ENOMEM;
963
964 dma->tx.size = tsize;
965 dma->rx.size = rsize;
966
967 large->handle = ALIGN(dma->base_handle, GRCAN_BUFFER_ALIGNMENT);
968 small->handle = large->handle + lsize;
969 shift = large->handle - dma->base_handle;
970
971 large->buf = dma->base_buf + shift;
972 small->buf = large->buf + lsize;
973
974 return 0;
975}
976
977
978static int grcan_start(struct net_device *dev)
979{
980 struct grcan_priv *priv = netdev_priv(dev);
981 struct grcan_registers __iomem *regs = priv->regs;
982 u32 confop, txctrl;
983
984 grcan_reset(dev);
985
986 grcan_write_reg(®s->txaddr, priv->dma.tx.handle);
987 grcan_write_reg(®s->txsize, priv->dma.tx.size);
988
989
990 grcan_write_reg(®s->rxaddr, priv->dma.rx.handle);
991 grcan_write_reg(®s->rxsize, priv->dma.rx.size);
992
993
994
995 grcan_read_reg(®s->pir);
996 grcan_write_reg(®s->imr, GRCAN_IRQ_DEFAULT);
997
998
999 confop = GRCAN_CONF_ABORT
1000 | (priv->config.enable0 ? GRCAN_CONF_ENABLE0 : 0)
1001 | (priv->config.enable1 ? GRCAN_CONF_ENABLE1 : 0)
1002 | (priv->config.select ? GRCAN_CONF_SELECT : 0)
1003 | (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY ?
1004 GRCAN_CONF_SILENT : 0)
1005 | (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES ?
1006 GRCAN_CONF_SAM : 0);
1007 grcan_write_bits(®s->conf, confop, GRCAN_CONF_OPERATION);
1008 txctrl = GRCAN_TXCTRL_ENABLE
1009 | (priv->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT
1010 ? GRCAN_TXCTRL_SINGLE : 0);
1011 grcan_write_reg(®s->txctrl, txctrl);
1012 grcan_write_reg(®s->rxctrl, GRCAN_RXCTRL_ENABLE);
1013 grcan_write_reg(®s->ctrl, GRCAN_CTRL_ENABLE);
1014
1015 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1016
1017 return 0;
1018}
1019
1020static int grcan_set_mode(struct net_device *dev, enum can_mode mode)
1021{
1022 struct grcan_priv *priv = netdev_priv(dev);
1023 unsigned long flags;
1024 int err = 0;
1025
1026 if (mode == CAN_MODE_START) {
1027
1028
1029
1030 spin_lock_irqsave(&priv->lock, flags);
1031 if (priv->closing || priv->resetting) {
1032 err = -EBUSY;
1033 } else {
1034 netdev_info(dev, "Restarting device\n");
1035 grcan_start(dev);
1036 if (!(priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY))
1037 netif_wake_queue(dev);
1038 }
1039 spin_unlock_irqrestore(&priv->lock, flags);
1040 return err;
1041 }
1042 return -EOPNOTSUPP;
1043}
1044
1045static int grcan_open(struct net_device *dev)
1046{
1047 struct grcan_priv *priv = netdev_priv(dev);
1048 struct grcan_dma *dma = &priv->dma;
1049 unsigned long flags;
1050 int err;
1051
1052
1053 err = grcan_allocate_dma_buffers(dev, priv->config.txsize,
1054 priv->config.rxsize);
1055 if (err) {
1056 netdev_err(dev, "could not allocate DMA buffers\n");
1057 return err;
1058 }
1059
1060 priv->echo_skb = kcalloc(dma->tx.size, sizeof(*priv->echo_skb),
1061 GFP_KERNEL);
1062 if (!priv->echo_skb) {
1063 err = -ENOMEM;
1064 goto exit_free_dma_buffers;
1065 }
1066 priv->can.echo_skb_max = dma->tx.size;
1067 priv->can.echo_skb = priv->echo_skb;
1068
1069 priv->txdlc = kcalloc(dma->tx.size, sizeof(*priv->txdlc), GFP_KERNEL);
1070 if (!priv->txdlc) {
1071 err = -ENOMEM;
1072 goto exit_free_echo_skb;
1073 }
1074
1075
1076 err = open_candev(dev);
1077 if (err)
1078 goto exit_free_txdlc;
1079
1080 err = request_irq(dev->irq, grcan_interrupt, IRQF_SHARED,
1081 dev->name, dev);
1082 if (err)
1083 goto exit_close_candev;
1084
1085 spin_lock_irqsave(&priv->lock, flags);
1086
1087 napi_enable(&priv->napi);
1088 grcan_start(dev);
1089 if (!(priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY))
1090 netif_start_queue(dev);
1091 priv->resetting = false;
1092 priv->closing = false;
1093
1094 spin_unlock_irqrestore(&priv->lock, flags);
1095
1096 return 0;
1097
1098exit_close_candev:
1099 close_candev(dev);
1100exit_free_txdlc:
1101 kfree(priv->txdlc);
1102exit_free_echo_skb:
1103 kfree(priv->echo_skb);
1104exit_free_dma_buffers:
1105 grcan_free_dma_buffers(dev);
1106 return err;
1107}
1108
1109static int grcan_close(struct net_device *dev)
1110{
1111 struct grcan_priv *priv = netdev_priv(dev);
1112 unsigned long flags;
1113
1114 napi_disable(&priv->napi);
1115
1116 spin_lock_irqsave(&priv->lock, flags);
1117
1118 priv->closing = true;
1119 if (priv->need_txbug_workaround) {
1120 del_timer_sync(&priv->hang_timer);
1121 del_timer_sync(&priv->rr_timer);
1122 }
1123 netif_stop_queue(dev);
1124 grcan_stop_hardware(dev);
1125 priv->can.state = CAN_STATE_STOPPED;
1126
1127 spin_unlock_irqrestore(&priv->lock, flags);
1128
1129 free_irq(dev->irq, dev);
1130 close_candev(dev);
1131
1132 grcan_free_dma_buffers(dev);
1133 priv->can.echo_skb_max = 0;
1134 priv->can.echo_skb = NULL;
1135 kfree(priv->echo_skb);
1136 kfree(priv->txdlc);
1137
1138 return 0;
1139}
1140
1141static int grcan_transmit_catch_up(struct net_device *dev, int budget)
1142{
1143 struct grcan_priv *priv = netdev_priv(dev);
1144 unsigned long flags;
1145 int work_done;
1146
1147 spin_lock_irqsave(&priv->lock, flags);
1148
1149 work_done = catch_up_echo_skb(dev, budget, true);
1150 if (work_done) {
1151 if (!priv->resetting && !priv->closing &&
1152 !(priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY))
1153 netif_wake_queue(dev);
1154
1155
1156
1157
1158 if (priv->need_txbug_workaround)
1159 del_timer(&priv->hang_timer);
1160 }
1161
1162 spin_unlock_irqrestore(&priv->lock, flags);
1163
1164 return work_done;
1165}
1166
1167static int grcan_receive(struct net_device *dev, int budget)
1168{
1169 struct grcan_priv *priv = netdev_priv(dev);
1170 struct grcan_registers __iomem *regs = priv->regs;
1171 struct grcan_dma *dma = &priv->dma;
1172 struct net_device_stats *stats = &dev->stats;
1173 struct can_frame *cf;
1174 struct sk_buff *skb;
1175 u32 wr, rd, startrd;
1176 u32 *slot;
1177 u32 i, rtr, eff, j, shift;
1178 int work_done = 0;
1179
1180 rd = grcan_read_reg(®s->rxrd);
1181 startrd = rd;
1182 for (work_done = 0; work_done < budget; work_done++) {
1183
1184 wr = grcan_read_reg(®s->rxwr);
1185 if (rd == wr)
1186 break;
1187
1188
1189 skb = alloc_can_skb(dev, &cf);
1190 if (skb == NULL) {
1191 netdev_err(dev,
1192 "dropping frame: skb allocation failed\n");
1193 stats->rx_dropped++;
1194 continue;
1195 }
1196
1197 slot = dma->rx.buf + rd;
1198 eff = slot[0] & GRCAN_MSG_IDE;
1199 rtr = slot[0] & GRCAN_MSG_RTR;
1200 if (eff) {
1201 cf->can_id = ((slot[0] & GRCAN_MSG_EID)
1202 >> GRCAN_MSG_EID_BIT);
1203 cf->can_id |= CAN_EFF_FLAG;
1204 } else {
1205 cf->can_id = ((slot[0] & GRCAN_MSG_BID)
1206 >> GRCAN_MSG_BID_BIT);
1207 }
1208 cf->can_dlc = get_can_dlc((slot[1] & GRCAN_MSG_DLC)
1209 >> GRCAN_MSG_DLC_BIT);
1210 if (rtr) {
1211 cf->can_id |= CAN_RTR_FLAG;
1212 } else {
1213 for (i = 0; i < cf->can_dlc; i++) {
1214 j = GRCAN_MSG_DATA_SLOT_INDEX(i);
1215 shift = GRCAN_MSG_DATA_SHIFT(i);
1216 cf->data[i] = (u8)(slot[j] >> shift);
1217 }
1218 }
1219
1220
1221 stats->rx_packets++;
1222 stats->rx_bytes += cf->can_dlc;
1223 netif_receive_skb(skb);
1224
1225 rd = grcan_ring_add(rd, GRCAN_MSG_SIZE, dma->rx.size);
1226 }
1227
1228
1229
1230
1231 mb();
1232
1233
1234 if (likely(rd != startrd))
1235 grcan_write_reg(®s->rxrd, rd);
1236
1237 return work_done;
1238}
1239
1240static int grcan_poll(struct napi_struct *napi, int budget)
1241{
1242 struct grcan_priv *priv = container_of(napi, struct grcan_priv, napi);
1243 struct net_device *dev = priv->dev;
1244 struct grcan_registers __iomem *regs = priv->regs;
1245 unsigned long flags;
1246 int tx_work_done, rx_work_done;
1247 int rx_budget = budget / 2;
1248 int tx_budget = budget - rx_budget;
1249
1250
1251 rx_work_done = grcan_receive(dev, rx_budget);
1252
1253
1254
1255
1256 tx_work_done = grcan_transmit_catch_up(dev, tx_budget);
1257
1258 if (rx_work_done < rx_budget && tx_work_done < tx_budget) {
1259 napi_complete(napi);
1260
1261
1262
1263
1264 spin_lock_irqsave(&priv->lock, flags);
1265
1266
1267
1268
1269
1270 grcan_set_bits(®s->imr, GRCAN_IRQ_TX | GRCAN_IRQ_RX);
1271
1272 spin_unlock_irqrestore(&priv->lock, flags);
1273 }
1274
1275 return rx_work_done + tx_work_done;
1276}
1277
1278
1279
1280
1281
1282
1283
1284static int grcan_txbug_workaround(struct net_device *dev, struct sk_buff *skb,
1285 u32 txwr, u32 oneshotmode,
1286 netdev_tx_t *netdev_tx_status)
1287{
1288 struct grcan_priv *priv = netdev_priv(dev);
1289 struct grcan_registers __iomem *regs = priv->regs;
1290 struct grcan_dma *dma = &priv->dma;
1291 int i;
1292 unsigned long flags;
1293
1294
1295
1296
1297
1298
1299 for (i = 0; i < GRCAN_SHORTWAIT_USECS; i++) {
1300 udelay(1);
1301 if (!grcan_read_bits(®s->txctrl, GRCAN_TXCTRL_ONGOING) ||
1302 grcan_read_reg(®s->txrd) == txwr) {
1303 return 0;
1304 }
1305 }
1306
1307
1308 spin_lock_irqsave(&priv->lock, flags);
1309 if (!priv->resetting && !priv->closing) {
1310
1311 if (grcan_txspace(dma->tx.size, txwr, priv->eskbp))
1312 netif_wake_queue(dev);
1313
1314 if (!timer_pending(&priv->hang_timer))
1315 grcan_reset_timer(&priv->hang_timer,
1316 priv->can.bittiming.bitrate);
1317 }
1318 spin_unlock_irqrestore(&priv->lock, flags);
1319
1320 if (oneshotmode) {
1321
1322
1323
1324
1325
1326 kfree_skb(skb);
1327 *netdev_tx_status = NETDEV_TX_OK;
1328 } else {
1329
1330
1331
1332
1333 *netdev_tx_status = NETDEV_TX_BUSY;
1334 }
1335 return -EBUSY;
1336}
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352static netdev_tx_t grcan_start_xmit(struct sk_buff *skb,
1353 struct net_device *dev)
1354{
1355 struct grcan_priv *priv = netdev_priv(dev);
1356 struct grcan_registers __iomem *regs = priv->regs;
1357 struct grcan_dma *dma = &priv->dma;
1358 struct can_frame *cf = (struct can_frame *)skb->data;
1359 u32 id, txwr, txrd, space, txctrl;
1360 int slotindex;
1361 u32 *slot;
1362 u32 i, rtr, eff, dlc, tmp, err;
1363 int j, shift;
1364 unsigned long flags;
1365 u32 oneshotmode = priv->can.ctrlmode & CAN_CTRLMODE_ONE_SHOT;
1366
1367 if (can_dropped_invalid_skb(dev, skb))
1368 return NETDEV_TX_OK;
1369
1370
1371
1372
1373 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
1374 return NETDEV_TX_BUSY;
1375
1376
1377
1378
1379
1380 spin_lock_irqsave(&priv->lock, flags);
1381
1382 txwr = grcan_read_reg(®s->txwr);
1383 space = grcan_txspace(dma->tx.size, txwr, priv->eskbp);
1384
1385 slotindex = txwr / GRCAN_MSG_SIZE;
1386 slot = dma->tx.buf + txwr;
1387
1388 if (unlikely(space == 1))
1389 netif_stop_queue(dev);
1390
1391 spin_unlock_irqrestore(&priv->lock, flags);
1392
1393
1394
1395
1396
1397 if (unlikely(!space)) {
1398 netdev_err(dev, "No buffer space, but queue is non-stopped.\n");
1399 return NETDEV_TX_BUSY;
1400 }
1401
1402
1403 eff = cf->can_id & CAN_EFF_FLAG;
1404 rtr = cf->can_id & CAN_RTR_FLAG;
1405 id = cf->can_id & (eff ? CAN_EFF_MASK : CAN_SFF_MASK);
1406 dlc = cf->can_dlc;
1407 if (eff)
1408 tmp = (id << GRCAN_MSG_EID_BIT) & GRCAN_MSG_EID;
1409 else
1410 tmp = (id << GRCAN_MSG_BID_BIT) & GRCAN_MSG_BID;
1411 slot[0] = (eff ? GRCAN_MSG_IDE : 0) | (rtr ? GRCAN_MSG_RTR : 0) | tmp;
1412
1413 slot[1] = ((dlc << GRCAN_MSG_DLC_BIT) & GRCAN_MSG_DLC);
1414 slot[2] = 0;
1415 slot[3] = 0;
1416 for (i = 0; i < dlc; i++) {
1417 j = GRCAN_MSG_DATA_SLOT_INDEX(i);
1418 shift = GRCAN_MSG_DATA_SHIFT(i);
1419 slot[j] |= cf->data[i] << shift;
1420 }
1421
1422
1423
1424
1425 txctrl = grcan_read_reg(®s->txctrl);
1426 if (!(txctrl & GRCAN_TXCTRL_ENABLE))
1427 netdev_err(dev, "tx channel spuriously disabled\n");
1428
1429 if (oneshotmode && !(txctrl & GRCAN_TXCTRL_SINGLE))
1430 netdev_err(dev, "one-shot mode spuriously disabled\n");
1431
1432
1433
1434
1435
1436 if (priv->need_txbug_workaround) {
1437 txrd = grcan_read_reg(®s->txrd);
1438 if (unlikely(grcan_ring_sub(txwr, txrd, dma->tx.size) == 1)) {
1439 netdev_tx_t txstatus;
1440
1441 err = grcan_txbug_workaround(dev, skb, txwr,
1442 oneshotmode, &txstatus);
1443 if (err)
1444 return txstatus;
1445 }
1446 }
1447
1448
1449
1450
1451
1452
1453
1454 priv->txdlc[slotindex] = cf->can_dlc;
1455 can_put_echo_skb(skb, dev, slotindex);
1456
1457
1458
1459
1460 wmb();
1461
1462
1463 grcan_write_reg(®s->txwr,
1464 grcan_ring_add(txwr, GRCAN_MSG_SIZE, dma->tx.size));
1465
1466 return NETDEV_TX_OK;
1467}
1468
1469
1470
1471#define GRCAN_NOT_BOOL(unsigned_val) ((unsigned_val) > 1)
1472
1473#define GRCAN_MODULE_PARAM(name, mtype, valcheckf, desc) \
1474 static void grcan_sanitize_##name(struct platform_device *pd) \
1475 { \
1476 struct grcan_device_config grcan_default_config \
1477 = GRCAN_DEFAULT_DEVICE_CONFIG; \
1478 if (valcheckf(grcan_module_config.name)) { \
1479 dev_err(&pd->dev, \
1480 "Invalid module parameter value for " \
1481 #name " - setting default\n"); \
1482 grcan_module_config.name = \
1483 grcan_default_config.name; \
1484 } \
1485 } \
1486 module_param_named(name, grcan_module_config.name, \
1487 mtype, 0444); \
1488 MODULE_PARM_DESC(name, desc)
1489
1490#define GRCAN_CONFIG_ATTR(name, desc) \
1491 static ssize_t grcan_store_##name(struct device *sdev, \
1492 struct device_attribute *att, \
1493 const char *buf, \
1494 size_t count) \
1495 { \
1496 struct net_device *dev = to_net_dev(sdev); \
1497 struct grcan_priv *priv = netdev_priv(dev); \
1498 u8 val; \
1499 int ret; \
1500 if (dev->flags & IFF_UP) \
1501 return -EBUSY; \
1502 ret = kstrtou8(buf, 0, &val); \
1503 if (ret < 0 || val > 1) \
1504 return -EINVAL; \
1505 priv->config.name = val; \
1506 return count; \
1507 } \
1508 static ssize_t grcan_show_##name(struct device *sdev, \
1509 struct device_attribute *att, \
1510 char *buf) \
1511 { \
1512 struct net_device *dev = to_net_dev(sdev); \
1513 struct grcan_priv *priv = netdev_priv(dev); \
1514 return sprintf(buf, "%d\n", priv->config.name); \
1515 } \
1516 static DEVICE_ATTR(name, 0644, \
1517 grcan_show_##name, \
1518 grcan_store_##name); \
1519 GRCAN_MODULE_PARAM(name, ushort, GRCAN_NOT_BOOL, desc)
1520
1521
1522
1523
1524
1525GRCAN_CONFIG_ATTR(enable0,
1526 "Configuration of physical interface 0. Determines\n" \
1527 "the \"Enable 0\" bit of the configuration register.\n" \
1528 "Format: 0 | 1\nDefault: 0\n");
1529
1530GRCAN_CONFIG_ATTR(enable1,
1531 "Configuration of physical interface 1. Determines\n" \
1532 "the \"Enable 1\" bit of the configuration register.\n" \
1533 "Format: 0 | 1\nDefault: 0\n");
1534
1535GRCAN_CONFIG_ATTR(select,
1536 "Select which physical interface to use.\n" \
1537 "Format: 0 | 1\nDefault: 0\n");
1538
1539
1540
1541
1542GRCAN_MODULE_PARAM(txsize, uint, GRCAN_INVALID_BUFFER_SIZE,
1543 "Sets the size of the tx buffer.\n" \
1544 "Format: <unsigned int> where (txsize & ~0x1fffc0) == 0\n" \
1545 "Default: 1024\n");
1546GRCAN_MODULE_PARAM(rxsize, uint, GRCAN_INVALID_BUFFER_SIZE,
1547 "Sets the size of the rx buffer.\n" \
1548 "Format: <unsigned int> where (size & ~0x1fffc0) == 0\n" \
1549 "Default: 1024\n");
1550
1551
1552
1553
1554static void grcan_sanitize_module_config(struct platform_device *ofdev)
1555{
1556 grcan_sanitize_enable0(ofdev);
1557 grcan_sanitize_enable1(ofdev);
1558 grcan_sanitize_select(ofdev);
1559 grcan_sanitize_txsize(ofdev);
1560 grcan_sanitize_rxsize(ofdev);
1561}
1562
1563static const struct attribute *const sysfs_grcan_attrs[] = {
1564
1565 &dev_attr_enable0.attr,
1566 &dev_attr_enable1.attr,
1567 &dev_attr_select.attr,
1568 NULL,
1569};
1570
1571static const struct attribute_group sysfs_grcan_group = {
1572 .name = "grcan",
1573 .attrs = (struct attribute **)sysfs_grcan_attrs,
1574};
1575
1576
1577
1578static const struct net_device_ops grcan_netdev_ops = {
1579 .ndo_open = grcan_open,
1580 .ndo_stop = grcan_close,
1581 .ndo_start_xmit = grcan_start_xmit,
1582 .ndo_change_mtu = can_change_mtu,
1583};
1584
1585static int grcan_setup_netdev(struct platform_device *ofdev,
1586 void __iomem *base,
1587 int irq, u32 ambafreq, bool txbug)
1588{
1589 struct net_device *dev;
1590 struct grcan_priv *priv;
1591 struct grcan_registers __iomem *regs;
1592 int err;
1593
1594 dev = alloc_candev(sizeof(struct grcan_priv), 0);
1595 if (!dev)
1596 return -ENOMEM;
1597
1598 dev->irq = irq;
1599 dev->flags |= IFF_ECHO;
1600 dev->netdev_ops = &grcan_netdev_ops;
1601 dev->sysfs_groups[0] = &sysfs_grcan_group;
1602
1603 priv = netdev_priv(dev);
1604 memcpy(&priv->config, &grcan_module_config,
1605 sizeof(struct grcan_device_config));
1606 priv->dev = dev;
1607 priv->regs = base;
1608 priv->can.bittiming_const = &grcan_bittiming_const;
1609 priv->can.do_set_bittiming = grcan_set_bittiming;
1610 priv->can.do_set_mode = grcan_set_mode;
1611 priv->can.do_get_berr_counter = grcan_get_berr_counter;
1612 priv->can.clock.freq = ambafreq;
1613 priv->can.ctrlmode_supported =
1614 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_ONE_SHOT;
1615 priv->need_txbug_workaround = txbug;
1616
1617
1618 regs = priv->regs;
1619 grcan_set_bits(®s->ctrl, GRCAN_CTRL_RESET);
1620 grcan_set_bits(®s->conf, GRCAN_CONF_SAM);
1621 if (grcan_read_bits(®s->conf, GRCAN_CONF_SAM)) {
1622 priv->can.ctrlmode_supported |= CAN_CTRLMODE_3_SAMPLES;
1623 dev_dbg(&ofdev->dev, "Hardware supports triple-sampling\n");
1624 }
1625
1626 spin_lock_init(&priv->lock);
1627
1628 if (priv->need_txbug_workaround) {
1629 timer_setup(&priv->rr_timer, grcan_running_reset, 0);
1630 timer_setup(&priv->hang_timer, grcan_initiate_running_reset, 0);
1631 }
1632
1633 netif_napi_add(dev, &priv->napi, grcan_poll, GRCAN_NAPI_WEIGHT);
1634
1635 SET_NETDEV_DEV(dev, &ofdev->dev);
1636 dev_info(&ofdev->dev, "regs=0x%p, irq=%d, clock=%d\n",
1637 priv->regs, dev->irq, priv->can.clock.freq);
1638
1639 err = register_candev(dev);
1640 if (err)
1641 goto exit_free_candev;
1642
1643 platform_set_drvdata(ofdev, dev);
1644
1645
1646
1647
1648 grcan_write_reg(®s->ctrl, GRCAN_CTRL_RESET);
1649
1650 return 0;
1651exit_free_candev:
1652 free_candev(dev);
1653 return err;
1654}
1655
1656static int grcan_probe(struct platform_device *ofdev)
1657{
1658 struct device_node *np = ofdev->dev.of_node;
1659 struct resource *res;
1660 u32 sysid, ambafreq;
1661 int irq, err;
1662 void __iomem *base;
1663 bool txbug = true;
1664
1665
1666
1667
1668 err = of_property_read_u32(np, "systemid", &sysid);
1669 if (!err && ((sysid & GRLIB_VERSION_MASK)
1670 >= GRCAN_TXBUG_SAFE_GRLIB_VERSION))
1671 txbug = false;
1672
1673 err = of_property_read_u32(np, "freq", &ambafreq);
1674 if (err) {
1675 dev_err(&ofdev->dev, "unable to fetch \"freq\" property\n");
1676 goto exit_error;
1677 }
1678
1679 res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
1680 base = devm_ioremap_resource(&ofdev->dev, res);
1681 if (IS_ERR(base)) {
1682 err = PTR_ERR(base);
1683 goto exit_error;
1684 }
1685
1686 irq = irq_of_parse_and_map(np, GRCAN_IRQIX_IRQ);
1687 if (!irq) {
1688 dev_err(&ofdev->dev, "no irq found\n");
1689 err = -ENODEV;
1690 goto exit_error;
1691 }
1692
1693 grcan_sanitize_module_config(ofdev);
1694
1695 err = grcan_setup_netdev(ofdev, base, irq, ambafreq, txbug);
1696 if (err)
1697 goto exit_dispose_irq;
1698
1699 return 0;
1700
1701exit_dispose_irq:
1702 irq_dispose_mapping(irq);
1703exit_error:
1704 dev_err(&ofdev->dev,
1705 "%s socket CAN driver initialization failed with error %d\n",
1706 DRV_NAME, err);
1707 return err;
1708}
1709
1710static int grcan_remove(struct platform_device *ofdev)
1711{
1712 struct net_device *dev = platform_get_drvdata(ofdev);
1713 struct grcan_priv *priv = netdev_priv(dev);
1714
1715 unregister_candev(dev);
1716
1717 irq_dispose_mapping(dev->irq);
1718 netif_napi_del(&priv->napi);
1719 free_candev(dev);
1720
1721 return 0;
1722}
1723
1724static const struct of_device_id grcan_match[] = {
1725 {.name = "GAISLER_GRCAN"},
1726 {.name = "01_03d"},
1727 {.name = "GAISLER_GRHCAN"},
1728 {.name = "01_034"},
1729 {},
1730};
1731
1732MODULE_DEVICE_TABLE(of, grcan_match);
1733
1734static struct platform_driver grcan_driver = {
1735 .driver = {
1736 .name = DRV_NAME,
1737 .of_match_table = grcan_match,
1738 },
1739 .probe = grcan_probe,
1740 .remove = grcan_remove,
1741};
1742
1743module_platform_driver(grcan_driver);
1744
1745MODULE_AUTHOR("Aeroflex Gaisler AB.");
1746MODULE_DESCRIPTION("Socket CAN driver for Aeroflex Gaisler GRCAN");
1747MODULE_LICENSE("GPL");
1748