1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/blkdev.h>
29#include <linux/delay.h>
30#include <scsi/scsi_host.h>
31#include <linux/libata.h>
32
33#define DRV_NAME "pata_optidma"
34#define DRV_VERSION "0.3.2"
35
36enum {
37 READ_REG = 0,
38 WRITE_REG = 1,
39 CNTRL_REG = 3,
40 STRAP_REG = 5,
41 MISC_REG = 6
42};
43
44static int pci_clock;
45
46
47
48
49
50
51
52
53
54static int optidma_pre_reset(struct ata_link *link, unsigned long deadline)
55{
56 struct ata_port *ap = link->ap;
57 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
58 static const struct pci_bits optidma_enable_bits = {
59 0x40, 1, 0x08, 0x00
60 };
61
62 if (ap->port_no && !pci_test_config_bits(pdev, &optidma_enable_bits))
63 return -ENOENT;
64
65 return ata_sff_prereset(link, deadline);
66}
67
68
69
70
71
72
73
74
75
76static void optidma_unlock(struct ata_port *ap)
77{
78 void __iomem *regio = ap->ioaddr.cmd_addr;
79
80
81 ioread16(regio + 1);
82 ioread16(regio + 1);
83 iowrite8(3, regio + 2);
84}
85
86
87
88
89
90
91
92
93static void optidma_lock(struct ata_port *ap)
94{
95 void __iomem *regio = ap->ioaddr.cmd_addr;
96
97
98 iowrite8(0x83, regio + 2);
99}
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115static void optidma_mode_setup(struct ata_port *ap, struct ata_device *adev, u8 mode)
116{
117 struct ata_device *pair = ata_dev_pair(adev);
118 int pio = adev->pio_mode - XFER_PIO_0;
119 int dma = adev->dma_mode - XFER_MW_DMA_0;
120 void __iomem *regio = ap->ioaddr.cmd_addr;
121 u8 addr;
122
123
124 static const u8 addr_timing[2][5] = {
125 { 0x30, 0x20, 0x20, 0x10, 0x10 },
126 { 0x20, 0x20, 0x10, 0x10, 0x10 }
127 };
128 static const u8 data_rec_timing[2][5] = {
129 { 0x59, 0x46, 0x30, 0x20, 0x20 },
130 { 0x46, 0x32, 0x20, 0x20, 0x10 }
131 };
132 static const u8 dma_data_rec_timing[2][3] = {
133 { 0x76, 0x20, 0x20 },
134 { 0x54, 0x20, 0x10 }
135 };
136
137
138 optidma_unlock(ap);
139
140
141
142
143
144
145
146
147 if (mode >= XFER_MW_DMA_0)
148 addr = 0;
149 else
150 addr = addr_timing[pci_clock][pio];
151
152 if (pair) {
153 u8 pair_addr;
154
155 if (pair->dma_mode)
156 pair_addr = 0;
157 else
158 pair_addr = addr_timing[pci_clock][pair->pio_mode - XFER_PIO_0];
159 if (pair_addr > addr)
160 addr = pair_addr;
161 }
162
163
164
165 iowrite8(adev->devno, regio + MISC_REG);
166
167 if (mode < XFER_MW_DMA_0) {
168 iowrite8(data_rec_timing[pci_clock][pio], regio + READ_REG);
169 iowrite8(data_rec_timing[pci_clock][pio], regio + WRITE_REG);
170 } else if (mode < XFER_UDMA_0) {
171 iowrite8(dma_data_rec_timing[pci_clock][dma], regio + READ_REG);
172 iowrite8(dma_data_rec_timing[pci_clock][dma], regio + WRITE_REG);
173 }
174
175 iowrite8(addr | adev->devno, regio + MISC_REG);
176
177
178 iowrite8(0x85, regio + CNTRL_REG);
179
180
181 optidma_lock(ap);
182
183
184
185
186}
187
188
189
190
191
192
193
194
195
196
197
198
199
200static void optiplus_mode_setup(struct ata_port *ap, struct ata_device *adev, u8 mode)
201{
202 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
203 u8 udcfg;
204 u8 udslave;
205 int dev2 = 2 * adev->devno;
206 int unit = 2 * ap->port_no + adev->devno;
207 int udma = mode - XFER_UDMA_0;
208
209 pci_read_config_byte(pdev, 0x44, &udcfg);
210 if (mode <= XFER_UDMA_0) {
211 udcfg &= ~(1 << unit);
212 optidma_mode_setup(ap, adev, adev->dma_mode);
213 } else {
214 udcfg |= (1 << unit);
215 if (ap->port_no) {
216 pci_read_config_byte(pdev, 0x45, &udslave);
217 udslave &= ~(0x03 << dev2);
218 udslave |= (udma << dev2);
219 pci_write_config_byte(pdev, 0x45, udslave);
220 } else {
221 udcfg &= ~(0x30 << dev2);
222 udcfg |= (udma << dev2);
223 }
224 }
225 pci_write_config_byte(pdev, 0x44, udcfg);
226}
227
228
229
230
231
232
233
234
235
236
237
238static void optidma_set_pio_mode(struct ata_port *ap, struct ata_device *adev)
239{
240 optidma_mode_setup(ap, adev, adev->pio_mode);
241}
242
243
244
245
246
247
248
249
250
251
252
253static void optidma_set_dma_mode(struct ata_port *ap, struct ata_device *adev)
254{
255 optidma_mode_setup(ap, adev, adev->dma_mode);
256}
257
258
259
260
261
262
263
264
265
266
267
268static void optiplus_set_pio_mode(struct ata_port *ap, struct ata_device *adev)
269{
270 optiplus_mode_setup(ap, adev, adev->pio_mode);
271}
272
273
274
275
276
277
278
279
280
281
282
283static void optiplus_set_dma_mode(struct ata_port *ap, struct ata_device *adev)
284{
285 optiplus_mode_setup(ap, adev, adev->dma_mode);
286}
287
288
289
290
291
292
293
294
295
296static u8 optidma_make_bits43(struct ata_device *adev)
297{
298 static const u8 bits43[5] = {
299 0, 0, 0, 1, 2
300 };
301 if (!ata_dev_enabled(adev))
302 return 0;
303 if (adev->dma_mode)
304 return adev->dma_mode - XFER_MW_DMA_0;
305 return bits43[adev->pio_mode - XFER_PIO_0];
306}
307
308
309
310
311
312
313
314
315
316
317static int optidma_set_mode(struct ata_link *link, struct ata_device **r_failed)
318{
319 struct ata_port *ap = link->ap;
320 u8 r;
321 int nybble = 4 * ap->port_no;
322 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
323 int rc = ata_do_set_mode(link, r_failed);
324 if (rc == 0) {
325 pci_read_config_byte(pdev, 0x43, &r);
326
327 r &= (0x0F << nybble);
328 r |= (optidma_make_bits43(&link->device[0]) +
329 (optidma_make_bits43(&link->device[0]) << 2)) << nybble;
330 pci_write_config_byte(pdev, 0x43, r);
331 }
332 return rc;
333}
334
335static struct scsi_host_template optidma_sht = {
336 ATA_BMDMA_SHT(DRV_NAME),
337};
338
339static struct ata_port_operations optidma_port_ops = {
340 .inherits = &ata_bmdma_port_ops,
341 .cable_detect = ata_cable_40wire,
342 .set_piomode = optidma_set_pio_mode,
343 .set_dmamode = optidma_set_dma_mode,
344 .set_mode = optidma_set_mode,
345 .prereset = optidma_pre_reset,
346};
347
348static struct ata_port_operations optiplus_port_ops = {
349 .inherits = &optidma_port_ops,
350 .set_piomode = optiplus_set_pio_mode,
351 .set_dmamode = optiplus_set_dma_mode,
352};
353
354
355
356
357
358
359static int optiplus_with_udma(struct pci_dev *pdev)
360{
361 u8 r;
362 int ret = 0;
363 int ioport = 0x22;
364 struct pci_dev *dev1;
365
366
367 dev1 = pci_get_device(0x1045, 0xC701, NULL);
368 if (dev1 == NULL)
369 return 0;
370
371
372 pci_read_config_byte(dev1, 0x08, &r);
373 if (r < 0x10)
374 goto done_nomsg;
375
376 pci_read_config_byte(dev1, 0x5F, &r);
377 ioport |= (r << 8);
378 outb(0x10, ioport);
379
380 if ((inb(ioport + 2) & 1) == 0)
381 goto done;
382
383
384 pci_read_config_byte(pdev, 0x42, &r);
385 if ((r & 0x36) != 0x36)
386 goto done;
387 pci_read_config_byte(dev1, 0x52, &r);
388 if (r & 0x80)
389 ret = 1;
390done:
391 printk(KERN_WARNING "UDMA not supported in this configuration.\n");
392done_nomsg:
393 pci_dev_put(dev1);
394 return ret;
395}
396
397static int optidma_init_one(struct pci_dev *dev, const struct pci_device_id *id)
398{
399 static const struct ata_port_info info_82c700 = {
400 .flags = ATA_FLAG_SLAVE_POSS,
401 .pio_mask = ATA_PIO4,
402 .mwdma_mask = ATA_MWDMA2,
403 .port_ops = &optidma_port_ops
404 };
405 static const struct ata_port_info info_82c700_udma = {
406 .flags = ATA_FLAG_SLAVE_POSS,
407 .pio_mask = ATA_PIO4,
408 .mwdma_mask = ATA_MWDMA2,
409 .udma_mask = ATA_UDMA2,
410 .port_ops = &optiplus_port_ops
411 };
412 const struct ata_port_info *ppi[] = { &info_82c700, NULL };
413 int rc;
414
415 ata_print_version_once(&dev->dev, DRV_VERSION);
416
417 rc = pcim_enable_device(dev);
418 if (rc)
419 return rc;
420
421
422 inw(0x1F1);
423 inw(0x1F1);
424 pci_clock = inb(0x1F5) & 1;
425
426 if (optiplus_with_udma(dev))
427 ppi[0] = &info_82c700_udma;
428
429 return ata_pci_bmdma_init_one(dev, ppi, &optidma_sht, NULL, 0);
430}
431
432static const struct pci_device_id optidma[] = {
433 { PCI_VDEVICE(OPTI, 0xD568), },
434
435 { },
436};
437
438static struct pci_driver optidma_pci_driver = {
439 .name = DRV_NAME,
440 .id_table = optidma,
441 .probe = optidma_init_one,
442 .remove = ata_pci_remove_one,
443#ifdef CONFIG_PM_SLEEP
444 .suspend = ata_pci_device_suspend,
445 .resume = ata_pci_device_resume,
446#endif
447};
448
449module_pci_driver(optidma_pci_driver);
450
451MODULE_AUTHOR("Alan Cox");
452MODULE_DESCRIPTION("low-level driver for Opti Firestar/Firestar Plus");
453MODULE_LICENSE("GPL");
454MODULE_DEVICE_TABLE(pci, optidma);
455MODULE_VERSION(DRV_VERSION);
456