1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/types.h>
23#include <linux/interrupt.h>
24#include <linux/errno.h>
25#include <linux/netdevice.h>
26#include <linux/skbuff.h>
27#include <linux/platform_device.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/of.h>
31#include <linux/of_device.h>
32#include <linux/regulator/consumer.h>
33
34#include <linux/can/dev.h>
35#include <linux/can/error.h>
36#include <linux/can/led.h>
37
38#define DRV_NAME "ti_hecc"
39#define HECC_MODULE_VERSION "0.7"
40MODULE_VERSION(HECC_MODULE_VERSION);
41#define DRV_DESC "TI High End CAN Controller Driver " HECC_MODULE_VERSION
42
43
44#define HECC_MAX_MAILBOXES 32
45#define MAX_TX_PRIO 0x3F
46
47
48
49
50
51
52
53
54
55
56
57
58
59#define HECC_MB_TX_SHIFT 2
60#define HECC_MAX_TX_MBOX BIT(HECC_MB_TX_SHIFT)
61
62#define HECC_TX_PRIO_SHIFT (HECC_MB_TX_SHIFT)
63#define HECC_TX_PRIO_MASK (MAX_TX_PRIO << HECC_MB_TX_SHIFT)
64#define HECC_TX_MB_MASK (HECC_MAX_TX_MBOX - 1)
65#define HECC_TX_MASK ((HECC_MAX_TX_MBOX - 1) | HECC_TX_PRIO_MASK)
66#define HECC_TX_MBOX_MASK (~(BIT(HECC_MAX_TX_MBOX) - 1))
67#define HECC_DEF_NAPI_WEIGHT HECC_MAX_RX_MBOX
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85#define HECC_MAX_RX_MBOX (HECC_MAX_MAILBOXES - HECC_MAX_TX_MBOX)
86#define HECC_RX_BUFFER_MBOX 12
87#define HECC_RX_FIRST_MBOX (HECC_MAX_MAILBOXES - 1)
88#define HECC_RX_HIGH_MBOX_MASK (~(BIT(HECC_RX_BUFFER_MBOX) - 1))
89
90
91#define HECC_CANME 0x0
92#define HECC_CANMD 0x4
93#define HECC_CANTRS 0x8
94#define HECC_CANTRR 0xC
95#define HECC_CANTA 0x10
96#define HECC_CANAA 0x14
97#define HECC_CANRMP 0x18
98#define HECC_CANRML 0x1C
99#define HECC_CANRFP 0x20
100#define HECC_CANGAM 0x24
101#define HECC_CANMC 0x28
102#define HECC_CANBTC 0x2C
103#define HECC_CANES 0x30
104#define HECC_CANTEC 0x34
105#define HECC_CANREC 0x38
106#define HECC_CANGIF0 0x3C
107#define HECC_CANGIM 0x40
108#define HECC_CANGIF1 0x44
109#define HECC_CANMIM 0x48
110#define HECC_CANMIL 0x4C
111#define HECC_CANOPC 0x50
112#define HECC_CANTIOC 0x54
113#define HECC_CANRIOC 0x58
114#define HECC_CANLNT 0x5C
115#define HECC_CANTOC 0x60
116#define HECC_CANTOS 0x64
117#define HECC_CANTIOCE 0x68
118#define HECC_CANRIOCE 0x6C
119
120
121#define HECC_CANMID 0x0
122#define HECC_CANMCF 0x4
123#define HECC_CANMDL 0x8
124#define HECC_CANMDH 0xC
125
126#define HECC_SET_REG 0xFFFFFFFF
127#define HECC_CANID_MASK 0x3FF
128#define HECC_CCE_WAIT_COUNT 100
129
130#define HECC_CANMC_SCM BIT(13)
131#define HECC_CANMC_CCR BIT(12)
132#define HECC_CANMC_PDR BIT(11)
133#define HECC_CANMC_ABO BIT(7)
134#define HECC_CANMC_STM BIT(6)
135#define HECC_CANMC_SRES BIT(5)
136
137#define HECC_CANTIOC_EN BIT(3)
138#define HECC_CANRIOC_EN BIT(3)
139
140#define HECC_CANMID_IDE BIT(31)
141#define HECC_CANMID_AME BIT(30)
142#define HECC_CANMID_AAM BIT(29)
143
144#define HECC_CANES_FE BIT(24)
145#define HECC_CANES_BE BIT(23)
146#define HECC_CANES_SA1 BIT(22)
147#define HECC_CANES_CRCE BIT(21)
148#define HECC_CANES_SE BIT(20)
149#define HECC_CANES_ACKE BIT(19)
150#define HECC_CANES_BO BIT(18)
151#define HECC_CANES_EP BIT(17)
152#define HECC_CANES_EW BIT(16)
153#define HECC_CANES_SMA BIT(5)
154#define HECC_CANES_CCE BIT(4)
155#define HECC_CANES_PDA BIT(3)
156
157#define HECC_CANBTC_SAM BIT(7)
158
159#define HECC_BUS_ERROR (HECC_CANES_FE | HECC_CANES_BE |\
160 HECC_CANES_CRCE | HECC_CANES_SE |\
161 HECC_CANES_ACKE)
162
163#define HECC_CANMCF_RTR BIT(4)
164
165#define HECC_CANGIF_MAIF BIT(17)
166#define HECC_CANGIF_TCOIF BIT(16)
167#define HECC_CANGIF_GMIF BIT(15)
168#define HECC_CANGIF_AAIF BIT(14)
169#define HECC_CANGIF_WDIF BIT(13)
170#define HECC_CANGIF_WUIF BIT(12)
171#define HECC_CANGIF_RMLIF BIT(11)
172#define HECC_CANGIF_BOIF BIT(10)
173#define HECC_CANGIF_EPIF BIT(9)
174#define HECC_CANGIF_WLIF BIT(8)
175#define HECC_CANGIF_MBOX_MASK 0x1F
176#define HECC_CANGIM_I1EN BIT(1)
177#define HECC_CANGIM_I0EN BIT(0)
178#define HECC_CANGIM_DEF_MASK 0x700
179#define HECC_CANGIM_SIL BIT(2)
180
181
182static const struct can_bittiming_const ti_hecc_bittiming_const = {
183 .name = DRV_NAME,
184 .tseg1_min = 1,
185 .tseg1_max = 16,
186 .tseg2_min = 1,
187 .tseg2_max = 8,
188 .sjw_max = 4,
189 .brp_min = 1,
190 .brp_max = 256,
191 .brp_inc = 1,
192};
193
194struct ti_hecc_priv {
195 struct can_priv can;
196 struct napi_struct napi;
197 struct net_device *ndev;
198 struct clk *clk;
199 void __iomem *base;
200 void __iomem *hecc_ram;
201 void __iomem *mbx;
202 bool use_hecc1int;
203 spinlock_t mbx_lock;
204 u32 tx_head;
205 u32 tx_tail;
206 u32 rx_next;
207 struct regulator *reg_xceiver;
208};
209
210static inline int get_tx_head_mb(struct ti_hecc_priv *priv)
211{
212 return priv->tx_head & HECC_TX_MB_MASK;
213}
214
215static inline int get_tx_tail_mb(struct ti_hecc_priv *priv)
216{
217 return priv->tx_tail & HECC_TX_MB_MASK;
218}
219
220static inline int get_tx_head_prio(struct ti_hecc_priv *priv)
221{
222 return (priv->tx_head >> HECC_TX_PRIO_SHIFT) & MAX_TX_PRIO;
223}
224
225static inline void hecc_write_lam(struct ti_hecc_priv *priv, u32 mbxno, u32 val)
226{
227 __raw_writel(val, priv->hecc_ram + mbxno * 4);
228}
229
230static inline void hecc_write_mbx(struct ti_hecc_priv *priv, u32 mbxno,
231 u32 reg, u32 val)
232{
233 __raw_writel(val, priv->mbx + mbxno * 0x10 + reg);
234}
235
236static inline u32 hecc_read_mbx(struct ti_hecc_priv *priv, u32 mbxno, u32 reg)
237{
238 return __raw_readl(priv->mbx + mbxno * 0x10 + reg);
239}
240
241static inline void hecc_write(struct ti_hecc_priv *priv, u32 reg, u32 val)
242{
243 __raw_writel(val, priv->base + reg);
244}
245
246static inline u32 hecc_read(struct ti_hecc_priv *priv, int reg)
247{
248 return __raw_readl(priv->base + reg);
249}
250
251static inline void hecc_set_bit(struct ti_hecc_priv *priv, int reg,
252 u32 bit_mask)
253{
254 hecc_write(priv, reg, hecc_read(priv, reg) | bit_mask);
255}
256
257static inline void hecc_clear_bit(struct ti_hecc_priv *priv, int reg,
258 u32 bit_mask)
259{
260 hecc_write(priv, reg, hecc_read(priv, reg) & ~bit_mask);
261}
262
263static inline u32 hecc_get_bit(struct ti_hecc_priv *priv, int reg, u32 bit_mask)
264{
265 return (hecc_read(priv, reg) & bit_mask) ? 1 : 0;
266}
267
268static int ti_hecc_set_btc(struct ti_hecc_priv *priv)
269{
270 struct can_bittiming *bit_timing = &priv->can.bittiming;
271 u32 can_btc;
272
273 can_btc = (bit_timing->phase_seg2 - 1) & 0x7;
274 can_btc |= ((bit_timing->phase_seg1 + bit_timing->prop_seg - 1)
275 & 0xF) << 3;
276 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES) {
277 if (bit_timing->brp > 4)
278 can_btc |= HECC_CANBTC_SAM;
279 else
280 netdev_warn(priv->ndev, "WARN: Triple"
281 "sampling not set due to h/w limitations");
282 }
283 can_btc |= ((bit_timing->sjw - 1) & 0x3) << 8;
284 can_btc |= ((bit_timing->brp - 1) & 0xFF) << 16;
285
286
287
288 hecc_write(priv, HECC_CANBTC, can_btc);
289 netdev_info(priv->ndev, "setting CANBTC=%#x\n", can_btc);
290
291 return 0;
292}
293
294static int ti_hecc_transceiver_switch(const struct ti_hecc_priv *priv,
295 int on)
296{
297 if (!priv->reg_xceiver)
298 return 0;
299
300 if (on)
301 return regulator_enable(priv->reg_xceiver);
302 else
303 return regulator_disable(priv->reg_xceiver);
304}
305
306static void ti_hecc_reset(struct net_device *ndev)
307{
308 u32 cnt;
309 struct ti_hecc_priv *priv = netdev_priv(ndev);
310
311 netdev_dbg(ndev, "resetting hecc ...\n");
312 hecc_set_bit(priv, HECC_CANMC, HECC_CANMC_SRES);
313
314
315 hecc_set_bit(priv, HECC_CANMC, HECC_CANMC_CCR);
316
317
318
319
320
321
322 cnt = HECC_CCE_WAIT_COUNT;
323 while (!hecc_get_bit(priv, HECC_CANES, HECC_CANES_CCE) && cnt != 0) {
324 --cnt;
325 udelay(10);
326 }
327
328
329
330
331
332
333 ti_hecc_set_btc(priv);
334
335
336 hecc_write(priv, HECC_CANMC, 0);
337
338
339
340
341
342
343
344
345
346
347 cnt = HECC_CCE_WAIT_COUNT;
348 while (hecc_get_bit(priv, HECC_CANES, HECC_CANES_CCE) && cnt != 0) {
349 --cnt;
350 udelay(10);
351 }
352
353
354 hecc_write(priv, HECC_CANTIOC, HECC_CANTIOC_EN);
355 hecc_write(priv, HECC_CANRIOC, HECC_CANRIOC_EN);
356
357
358 hecc_write(priv, HECC_CANTA, HECC_SET_REG);
359 hecc_write(priv, HECC_CANRMP, HECC_SET_REG);
360 hecc_write(priv, HECC_CANGIF0, HECC_SET_REG);
361 hecc_write(priv, HECC_CANGIF1, HECC_SET_REG);
362 hecc_write(priv, HECC_CANME, 0);
363 hecc_write(priv, HECC_CANMD, 0);
364
365
366 hecc_set_bit(priv, HECC_CANMC, HECC_CANMC_SCM);
367}
368
369static void ti_hecc_start(struct net_device *ndev)
370{
371 struct ti_hecc_priv *priv = netdev_priv(ndev);
372 u32 cnt, mbxno, mbx_mask;
373
374
375 ti_hecc_reset(ndev);
376
377 priv->tx_head = priv->tx_tail = HECC_TX_MASK;
378 priv->rx_next = HECC_RX_FIRST_MBOX;
379
380
381 hecc_write(priv, HECC_CANGAM, HECC_SET_REG);
382
383
384 for (cnt = 0; cnt < HECC_MAX_RX_MBOX; cnt++) {
385 mbxno = HECC_MAX_MAILBOXES - 1 - cnt;
386 mbx_mask = BIT(mbxno);
387 hecc_clear_bit(priv, HECC_CANME, mbx_mask);
388 hecc_write_mbx(priv, mbxno, HECC_CANMID, HECC_CANMID_AME);
389 hecc_write_lam(priv, mbxno, HECC_SET_REG);
390 hecc_set_bit(priv, HECC_CANMD, mbx_mask);
391 hecc_set_bit(priv, HECC_CANME, mbx_mask);
392 hecc_set_bit(priv, HECC_CANMIM, mbx_mask);
393 }
394
395
396 hecc_write(priv, HECC_CANOPC, HECC_SET_REG);
397 if (priv->use_hecc1int) {
398 hecc_write(priv, HECC_CANMIL, HECC_SET_REG);
399 hecc_write(priv, HECC_CANGIM, HECC_CANGIM_DEF_MASK |
400 HECC_CANGIM_I1EN | HECC_CANGIM_SIL);
401 } else {
402 hecc_write(priv, HECC_CANMIL, 0);
403 hecc_write(priv, HECC_CANGIM,
404 HECC_CANGIM_DEF_MASK | HECC_CANGIM_I0EN);
405 }
406 priv->can.state = CAN_STATE_ERROR_ACTIVE;
407}
408
409static void ti_hecc_stop(struct net_device *ndev)
410{
411 struct ti_hecc_priv *priv = netdev_priv(ndev);
412
413
414 hecc_write(priv, HECC_CANGIM, 0);
415 hecc_write(priv, HECC_CANMIM, 0);
416 hecc_write(priv, HECC_CANME, 0);
417 priv->can.state = CAN_STATE_STOPPED;
418}
419
420static int ti_hecc_do_set_mode(struct net_device *ndev, enum can_mode mode)
421{
422 int ret = 0;
423
424 switch (mode) {
425 case CAN_MODE_START:
426 ti_hecc_start(ndev);
427 netif_wake_queue(ndev);
428 break;
429 default:
430 ret = -EOPNOTSUPP;
431 break;
432 }
433
434 return ret;
435}
436
437static int ti_hecc_get_berr_counter(const struct net_device *ndev,
438 struct can_berr_counter *bec)
439{
440 struct ti_hecc_priv *priv = netdev_priv(ndev);
441
442 bec->txerr = hecc_read(priv, HECC_CANTEC);
443 bec->rxerr = hecc_read(priv, HECC_CANREC);
444
445 return 0;
446}
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470static netdev_tx_t ti_hecc_xmit(struct sk_buff *skb, struct net_device *ndev)
471{
472 struct ti_hecc_priv *priv = netdev_priv(ndev);
473 struct can_frame *cf = (struct can_frame *)skb->data;
474 u32 mbxno, mbx_mask, data;
475 unsigned long flags;
476
477 if (can_dropped_invalid_skb(ndev, skb))
478 return NETDEV_TX_OK;
479
480 mbxno = get_tx_head_mb(priv);
481 mbx_mask = BIT(mbxno);
482 spin_lock_irqsave(&priv->mbx_lock, flags);
483 if (unlikely(hecc_read(priv, HECC_CANME) & mbx_mask)) {
484 spin_unlock_irqrestore(&priv->mbx_lock, flags);
485 netif_stop_queue(ndev);
486 netdev_err(priv->ndev,
487 "BUG: TX mbx not ready tx_head=%08X, tx_tail=%08X\n",
488 priv->tx_head, priv->tx_tail);
489 return NETDEV_TX_BUSY;
490 }
491 spin_unlock_irqrestore(&priv->mbx_lock, flags);
492
493
494 data = cf->can_dlc | (get_tx_head_prio(priv) << 8);
495 if (cf->can_id & CAN_RTR_FLAG)
496 data |= HECC_CANMCF_RTR;
497 hecc_write_mbx(priv, mbxno, HECC_CANMCF, data);
498
499 if (cf->can_id & CAN_EFF_FLAG)
500 data = (cf->can_id & CAN_EFF_MASK) | HECC_CANMID_IDE;
501 else
502 data = (cf->can_id & CAN_SFF_MASK) << 18;
503 hecc_write_mbx(priv, mbxno, HECC_CANMID, data);
504 hecc_write_mbx(priv, mbxno, HECC_CANMDL,
505 be32_to_cpu(*(__be32 *)(cf->data)));
506 if (cf->can_dlc > 4)
507 hecc_write_mbx(priv, mbxno, HECC_CANMDH,
508 be32_to_cpu(*(__be32 *)(cf->data + 4)));
509 else
510 *(u32 *)(cf->data + 4) = 0;
511 can_put_echo_skb(skb, ndev, mbxno);
512
513 spin_lock_irqsave(&priv->mbx_lock, flags);
514 --priv->tx_head;
515 if ((hecc_read(priv, HECC_CANME) & BIT(get_tx_head_mb(priv))) ||
516 (priv->tx_head & HECC_TX_MASK) == HECC_TX_MASK) {
517 netif_stop_queue(ndev);
518 }
519 hecc_set_bit(priv, HECC_CANME, mbx_mask);
520 spin_unlock_irqrestore(&priv->mbx_lock, flags);
521
522 hecc_clear_bit(priv, HECC_CANMD, mbx_mask);
523 hecc_set_bit(priv, HECC_CANMIM, mbx_mask);
524 hecc_write(priv, HECC_CANTRS, mbx_mask);
525
526 return NETDEV_TX_OK;
527}
528
529static int ti_hecc_rx_pkt(struct ti_hecc_priv *priv, int mbxno)
530{
531 struct net_device_stats *stats = &priv->ndev->stats;
532 struct can_frame *cf;
533 struct sk_buff *skb;
534 u32 data, mbx_mask;
535 unsigned long flags;
536
537 skb = alloc_can_skb(priv->ndev, &cf);
538 if (!skb) {
539 if (printk_ratelimit())
540 netdev_err(priv->ndev,
541 "ti_hecc_rx_pkt: alloc_can_skb() failed\n");
542 return -ENOMEM;
543 }
544
545 mbx_mask = BIT(mbxno);
546 data = hecc_read_mbx(priv, mbxno, HECC_CANMID);
547 if (data & HECC_CANMID_IDE)
548 cf->can_id = (data & CAN_EFF_MASK) | CAN_EFF_FLAG;
549 else
550 cf->can_id = (data >> 18) & CAN_SFF_MASK;
551 data = hecc_read_mbx(priv, mbxno, HECC_CANMCF);
552 if (data & HECC_CANMCF_RTR)
553 cf->can_id |= CAN_RTR_FLAG;
554 cf->can_dlc = get_can_dlc(data & 0xF);
555 data = hecc_read_mbx(priv, mbxno, HECC_CANMDL);
556 *(__be32 *)(cf->data) = cpu_to_be32(data);
557 if (cf->can_dlc > 4) {
558 data = hecc_read_mbx(priv, mbxno, HECC_CANMDH);
559 *(__be32 *)(cf->data + 4) = cpu_to_be32(data);
560 }
561 spin_lock_irqsave(&priv->mbx_lock, flags);
562 hecc_clear_bit(priv, HECC_CANME, mbx_mask);
563 hecc_write(priv, HECC_CANRMP, mbx_mask);
564
565 if (priv->rx_next < HECC_RX_BUFFER_MBOX)
566 hecc_set_bit(priv, HECC_CANME, mbx_mask);
567 spin_unlock_irqrestore(&priv->mbx_lock, flags);
568
569 stats->rx_bytes += cf->can_dlc;
570 can_led_event(priv->ndev, CAN_LED_EVENT_RX);
571 netif_receive_skb(skb);
572 stats->rx_packets++;
573
574 return 0;
575}
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598static int ti_hecc_rx_poll(struct napi_struct *napi, int quota)
599{
600 struct net_device *ndev = napi->dev;
601 struct ti_hecc_priv *priv = netdev_priv(ndev);
602 u32 num_pkts = 0;
603 u32 mbx_mask;
604 unsigned long pending_pkts, flags;
605
606 if (!netif_running(ndev))
607 return 0;
608
609 while ((pending_pkts = hecc_read(priv, HECC_CANRMP)) &&
610 num_pkts < quota) {
611 mbx_mask = BIT(priv->rx_next);
612 if (mbx_mask & pending_pkts) {
613 if (ti_hecc_rx_pkt(priv, priv->rx_next) < 0)
614 return num_pkts;
615 ++num_pkts;
616 } else if (priv->rx_next > HECC_RX_BUFFER_MBOX) {
617 break;
618 }
619 --priv->rx_next;
620 if (priv->rx_next == HECC_RX_BUFFER_MBOX) {
621
622 spin_lock_irqsave(&priv->mbx_lock, flags);
623 mbx_mask = hecc_read(priv, HECC_CANME);
624 mbx_mask |= HECC_RX_HIGH_MBOX_MASK;
625 hecc_write(priv, HECC_CANME, mbx_mask);
626 spin_unlock_irqrestore(&priv->mbx_lock, flags);
627 } else if (priv->rx_next == HECC_MAX_TX_MBOX - 1) {
628 priv->rx_next = HECC_RX_FIRST_MBOX;
629 break;
630 }
631 }
632
633
634 if (hecc_read(priv, HECC_CANRMP) == 0) {
635 napi_complete(napi);
636
637 mbx_mask = hecc_read(priv, HECC_CANMIM);
638 mbx_mask |= HECC_TX_MBOX_MASK;
639 hecc_write(priv, HECC_CANMIM, mbx_mask);
640 } else {
641
642 num_pkts = quota;
643 }
644
645 return num_pkts;
646}
647
648static int ti_hecc_error(struct net_device *ndev, int int_status,
649 int err_status)
650{
651 struct ti_hecc_priv *priv = netdev_priv(ndev);
652 struct net_device_stats *stats = &ndev->stats;
653 struct can_frame *cf;
654 struct sk_buff *skb;
655
656
657 skb = alloc_can_err_skb(ndev, &cf);
658 if (!skb) {
659 if (printk_ratelimit())
660 netdev_err(priv->ndev,
661 "ti_hecc_error: alloc_can_err_skb() failed\n");
662 return -ENOMEM;
663 }
664
665 if (int_status & HECC_CANGIF_WLIF) {
666 if ((int_status & HECC_CANGIF_BOIF) == 0) {
667 priv->can.state = CAN_STATE_ERROR_WARNING;
668 ++priv->can.can_stats.error_warning;
669 cf->can_id |= CAN_ERR_CRTL;
670 if (hecc_read(priv, HECC_CANTEC) > 96)
671 cf->data[1] |= CAN_ERR_CRTL_TX_WARNING;
672 if (hecc_read(priv, HECC_CANREC) > 96)
673 cf->data[1] |= CAN_ERR_CRTL_RX_WARNING;
674 }
675 hecc_set_bit(priv, HECC_CANES, HECC_CANES_EW);
676 netdev_dbg(priv->ndev, "Error Warning interrupt\n");
677 hecc_clear_bit(priv, HECC_CANMC, HECC_CANMC_CCR);
678 }
679
680 if (int_status & HECC_CANGIF_EPIF) {
681 if ((int_status & HECC_CANGIF_BOIF) == 0) {
682 priv->can.state = CAN_STATE_ERROR_PASSIVE;
683 ++priv->can.can_stats.error_passive;
684 cf->can_id |= CAN_ERR_CRTL;
685 if (hecc_read(priv, HECC_CANTEC) > 127)
686 cf->data[1] |= CAN_ERR_CRTL_TX_PASSIVE;
687 if (hecc_read(priv, HECC_CANREC) > 127)
688 cf->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
689 }
690 hecc_set_bit(priv, HECC_CANES, HECC_CANES_EP);
691 netdev_dbg(priv->ndev, "Error passive interrupt\n");
692 hecc_clear_bit(priv, HECC_CANMC, HECC_CANMC_CCR);
693 }
694
695
696
697
698
699 if ((int_status & HECC_CANGIF_BOIF) || (err_status & HECC_CANES_BO)) {
700 priv->can.state = CAN_STATE_BUS_OFF;
701 cf->can_id |= CAN_ERR_BUSOFF;
702 hecc_set_bit(priv, HECC_CANES, HECC_CANES_BO);
703 hecc_clear_bit(priv, HECC_CANMC, HECC_CANMC_CCR);
704
705 hecc_write(priv, HECC_CANGIM, 0);
706 ++priv->can.can_stats.bus_off;
707 can_bus_off(ndev);
708 }
709
710 if (err_status & HECC_BUS_ERROR) {
711 ++priv->can.can_stats.bus_error;
712 cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_PROT;
713 if (err_status & HECC_CANES_FE) {
714 hecc_set_bit(priv, HECC_CANES, HECC_CANES_FE);
715 cf->data[2] |= CAN_ERR_PROT_FORM;
716 }
717 if (err_status & HECC_CANES_BE) {
718 hecc_set_bit(priv, HECC_CANES, HECC_CANES_BE);
719 cf->data[2] |= CAN_ERR_PROT_BIT;
720 }
721 if (err_status & HECC_CANES_SE) {
722 hecc_set_bit(priv, HECC_CANES, HECC_CANES_SE);
723 cf->data[2] |= CAN_ERR_PROT_STUFF;
724 }
725 if (err_status & HECC_CANES_CRCE) {
726 hecc_set_bit(priv, HECC_CANES, HECC_CANES_CRCE);
727 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
728 }
729 if (err_status & HECC_CANES_ACKE) {
730 hecc_set_bit(priv, HECC_CANES, HECC_CANES_ACKE);
731 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
732 }
733 }
734
735 stats->rx_packets++;
736 stats->rx_bytes += cf->can_dlc;
737 netif_rx(skb);
738
739 return 0;
740}
741
742static irqreturn_t ti_hecc_interrupt(int irq, void *dev_id)
743{
744 struct net_device *ndev = (struct net_device *)dev_id;
745 struct ti_hecc_priv *priv = netdev_priv(ndev);
746 struct net_device_stats *stats = &ndev->stats;
747 u32 mbxno, mbx_mask, int_status, err_status;
748 unsigned long ack, flags;
749
750 int_status = hecc_read(priv,
751 (priv->use_hecc1int) ? HECC_CANGIF1 : HECC_CANGIF0);
752
753 if (!int_status)
754 return IRQ_NONE;
755
756 err_status = hecc_read(priv, HECC_CANES);
757 if (err_status & (HECC_BUS_ERROR | HECC_CANES_BO |
758 HECC_CANES_EP | HECC_CANES_EW))
759 ti_hecc_error(ndev, int_status, err_status);
760
761 if (int_status & HECC_CANGIF_GMIF) {
762 while (priv->tx_tail - priv->tx_head > 0) {
763 mbxno = get_tx_tail_mb(priv);
764 mbx_mask = BIT(mbxno);
765 if (!(mbx_mask & hecc_read(priv, HECC_CANTA)))
766 break;
767 hecc_clear_bit(priv, HECC_CANMIM, mbx_mask);
768 hecc_write(priv, HECC_CANTA, mbx_mask);
769 spin_lock_irqsave(&priv->mbx_lock, flags);
770 hecc_clear_bit(priv, HECC_CANME, mbx_mask);
771 spin_unlock_irqrestore(&priv->mbx_lock, flags);
772 stats->tx_bytes += hecc_read_mbx(priv, mbxno,
773 HECC_CANMCF) & 0xF;
774 stats->tx_packets++;
775 can_led_event(ndev, CAN_LED_EVENT_TX);
776 can_get_echo_skb(ndev, mbxno);
777 --priv->tx_tail;
778 }
779
780
781 if (((priv->tx_head == priv->tx_tail) &&
782 ((priv->tx_head & HECC_TX_MASK) != HECC_TX_MASK)) ||
783 (((priv->tx_tail & HECC_TX_MASK) == HECC_TX_MASK) &&
784 ((priv->tx_head & HECC_TX_MASK) == HECC_TX_MASK)))
785 netif_wake_queue(ndev);
786
787
788 if (hecc_read(priv, HECC_CANRMP)) {
789 ack = hecc_read(priv, HECC_CANMIM);
790 ack &= BIT(HECC_MAX_TX_MBOX) - 1;
791 hecc_write(priv, HECC_CANMIM, ack);
792 napi_schedule(&priv->napi);
793 }
794 }
795
796
797 if (priv->use_hecc1int) {
798 hecc_write(priv, HECC_CANGIF1, HECC_SET_REG);
799 int_status = hecc_read(priv, HECC_CANGIF1);
800 } else {
801 hecc_write(priv, HECC_CANGIF0, HECC_SET_REG);
802 int_status = hecc_read(priv, HECC_CANGIF0);
803 }
804
805 return IRQ_HANDLED;
806}
807
808static int ti_hecc_open(struct net_device *ndev)
809{
810 struct ti_hecc_priv *priv = netdev_priv(ndev);
811 int err;
812
813 err = request_irq(ndev->irq, ti_hecc_interrupt, IRQF_SHARED,
814 ndev->name, ndev);
815 if (err) {
816 netdev_err(ndev, "error requesting interrupt\n");
817 return err;
818 }
819
820 ti_hecc_transceiver_switch(priv, 1);
821
822
823 err = open_candev(ndev);
824 if (err) {
825 netdev_err(ndev, "open_candev() failed %d\n", err);
826 ti_hecc_transceiver_switch(priv, 0);
827 free_irq(ndev->irq, ndev);
828 return err;
829 }
830
831 can_led_event(ndev, CAN_LED_EVENT_OPEN);
832
833 ti_hecc_start(ndev);
834 napi_enable(&priv->napi);
835 netif_start_queue(ndev);
836
837 return 0;
838}
839
840static int ti_hecc_close(struct net_device *ndev)
841{
842 struct ti_hecc_priv *priv = netdev_priv(ndev);
843
844 netif_stop_queue(ndev);
845 napi_disable(&priv->napi);
846 ti_hecc_stop(ndev);
847 free_irq(ndev->irq, ndev);
848 close_candev(ndev);
849 ti_hecc_transceiver_switch(priv, 0);
850
851 can_led_event(ndev, CAN_LED_EVENT_STOP);
852
853 return 0;
854}
855
856static const struct net_device_ops ti_hecc_netdev_ops = {
857 .ndo_open = ti_hecc_open,
858 .ndo_stop = ti_hecc_close,
859 .ndo_start_xmit = ti_hecc_xmit,
860 .ndo_change_mtu = can_change_mtu,
861};
862
863static const struct of_device_id ti_hecc_dt_ids[] = {
864 {
865 .compatible = "ti,am3517-hecc",
866 },
867 { }
868};
869MODULE_DEVICE_TABLE(of, ti_hecc_dt_ids);
870
871static int ti_hecc_probe(struct platform_device *pdev)
872{
873 struct net_device *ndev = (struct net_device *)0;
874 struct ti_hecc_priv *priv;
875 struct device_node *np = pdev->dev.of_node;
876 struct resource *res, *irq;
877 struct regulator *reg_xceiver;
878 int err = -ENODEV;
879
880 if (!IS_ENABLED(CONFIG_OF) || !np)
881 return -EINVAL;
882
883 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
884 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
885 return -EPROBE_DEFER;
886 else if (IS_ERR(reg_xceiver))
887 reg_xceiver = NULL;
888
889 ndev = alloc_candev(sizeof(struct ti_hecc_priv), HECC_MAX_TX_MBOX);
890 if (!ndev) {
891 dev_err(&pdev->dev, "alloc_candev failed\n");
892 return -ENOMEM;
893 }
894 priv = netdev_priv(ndev);
895
896
897 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hecc");
898 if (!res) {
899 dev_err(&pdev->dev, "can't get IORESOURCE_MEM hecc\n");
900 return -EINVAL;
901 }
902
903 priv->base = devm_ioremap_resource(&pdev->dev, res);
904 if (IS_ERR(priv->base)) {
905 dev_err(&pdev->dev, "hecc ioremap failed\n");
906 return PTR_ERR(priv->base);
907 }
908
909
910 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hecc-ram");
911 if (!res) {
912 dev_err(&pdev->dev, "can't get IORESOURCE_MEM hecc-ram\n");
913 return -EINVAL;
914 }
915
916 priv->hecc_ram = devm_ioremap_resource(&pdev->dev, res);
917 if (IS_ERR(priv->hecc_ram)) {
918 dev_err(&pdev->dev, "hecc-ram ioremap failed\n");
919 return PTR_ERR(priv->hecc_ram);
920 }
921
922
923 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mbx");
924 if (!res) {
925 dev_err(&pdev->dev, "can't get IORESOURCE_MEM mbx\n");
926 return -EINVAL;
927 }
928
929 priv->mbx = devm_ioremap_resource(&pdev->dev, res);
930 if (IS_ERR(priv->mbx)) {
931 dev_err(&pdev->dev, "mbx ioremap failed\n");
932 return PTR_ERR(priv->mbx);
933 }
934
935 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
936 if (!irq) {
937 dev_err(&pdev->dev, "No irq resource\n");
938 goto probe_exit;
939 }
940
941 priv->ndev = ndev;
942 priv->reg_xceiver = reg_xceiver;
943 priv->use_hecc1int = of_property_read_bool(np, "ti,use-hecc1int");
944
945 priv->can.bittiming_const = &ti_hecc_bittiming_const;
946 priv->can.do_set_mode = ti_hecc_do_set_mode;
947 priv->can.do_get_berr_counter = ti_hecc_get_berr_counter;
948 priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES;
949
950 spin_lock_init(&priv->mbx_lock);
951 ndev->irq = irq->start;
952 ndev->flags |= IFF_ECHO;
953 platform_set_drvdata(pdev, ndev);
954 SET_NETDEV_DEV(ndev, &pdev->dev);
955 ndev->netdev_ops = &ti_hecc_netdev_ops;
956
957 priv->clk = clk_get(&pdev->dev, "hecc_ck");
958 if (IS_ERR(priv->clk)) {
959 dev_err(&pdev->dev, "No clock available\n");
960 err = PTR_ERR(priv->clk);
961 priv->clk = NULL;
962 goto probe_exit_candev;
963 }
964 priv->can.clock.freq = clk_get_rate(priv->clk);
965 netif_napi_add(ndev, &priv->napi, ti_hecc_rx_poll,
966 HECC_DEF_NAPI_WEIGHT);
967
968 err = clk_prepare_enable(priv->clk);
969 if (err) {
970 dev_err(&pdev->dev, "clk_prepare_enable() failed\n");
971 goto probe_exit_clk;
972 }
973
974 err = register_candev(ndev);
975 if (err) {
976 dev_err(&pdev->dev, "register_candev() failed\n");
977 goto probe_exit_clk;
978 }
979
980 devm_can_led_init(ndev);
981
982 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%u)\n",
983 priv->base, (u32) ndev->irq);
984
985 return 0;
986
987probe_exit_clk:
988 clk_put(priv->clk);
989probe_exit_candev:
990 free_candev(ndev);
991probe_exit:
992 return err;
993}
994
995static int ti_hecc_remove(struct platform_device *pdev)
996{
997 struct net_device *ndev = platform_get_drvdata(pdev);
998 struct ti_hecc_priv *priv = netdev_priv(ndev);
999
1000 unregister_candev(ndev);
1001 clk_disable_unprepare(priv->clk);
1002 clk_put(priv->clk);
1003 free_candev(ndev);
1004
1005 return 0;
1006}
1007
1008#ifdef CONFIG_PM
1009static int ti_hecc_suspend(struct platform_device *pdev, pm_message_t state)
1010{
1011 struct net_device *dev = platform_get_drvdata(pdev);
1012 struct ti_hecc_priv *priv = netdev_priv(dev);
1013
1014 if (netif_running(dev)) {
1015 netif_stop_queue(dev);
1016 netif_device_detach(dev);
1017 }
1018
1019 hecc_set_bit(priv, HECC_CANMC, HECC_CANMC_PDR);
1020 priv->can.state = CAN_STATE_SLEEPING;
1021
1022 clk_disable_unprepare(priv->clk);
1023
1024 return 0;
1025}
1026
1027static int ti_hecc_resume(struct platform_device *pdev)
1028{
1029 struct net_device *dev = platform_get_drvdata(pdev);
1030 struct ti_hecc_priv *priv = netdev_priv(dev);
1031 int err;
1032
1033 err = clk_prepare_enable(priv->clk);
1034 if (err)
1035 return err;
1036
1037 hecc_clear_bit(priv, HECC_CANMC, HECC_CANMC_PDR);
1038 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1039
1040 if (netif_running(dev)) {
1041 netif_device_attach(dev);
1042 netif_start_queue(dev);
1043 }
1044
1045 return 0;
1046}
1047#else
1048#define ti_hecc_suspend NULL
1049#define ti_hecc_resume NULL
1050#endif
1051
1052
1053static struct platform_driver ti_hecc_driver = {
1054 .driver = {
1055 .name = DRV_NAME,
1056 .of_match_table = ti_hecc_dt_ids,
1057 },
1058 .probe = ti_hecc_probe,
1059 .remove = ti_hecc_remove,
1060 .suspend = ti_hecc_suspend,
1061 .resume = ti_hecc_resume,
1062};
1063
1064module_platform_driver(ti_hecc_driver);
1065
1066MODULE_AUTHOR("Anant Gole <anantgole@ti.com>");
1067MODULE_LICENSE("GPL v2");
1068MODULE_DESCRIPTION(DRV_DESC);
1069MODULE_ALIAS("platform:" DRV_NAME);
1070