1
2
3
4
5
6
7
8
9
10
11
12
13#ifndef FEC_H
14#define FEC_H
15
16
17#include <linux/clocksource.h>
18#include <linux/net_tstamp.h>
19#include <linux/ptp_clock_kernel.h>
20#include <linux/timecounter.h>
21
22#if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
23 defined(CONFIG_M520x) || defined(CONFIG_M532x) || defined(CONFIG_ARM) || \
24 defined(CONFIG_ARM64) || defined(CONFIG_COMPILE_TEST)
25
26
27
28
29
30#define FEC_IEVENT 0x004
31#define FEC_IMASK 0x008
32#define FEC_R_DES_ACTIVE_0 0x010
33#define FEC_X_DES_ACTIVE_0 0x014
34#define FEC_ECNTRL 0x024
35#define FEC_MII_DATA 0x040
36#define FEC_MII_SPEED 0x044
37#define FEC_MIB_CTRLSTAT 0x064
38#define FEC_R_CNTRL 0x084
39#define FEC_X_CNTRL 0x0c4
40#define FEC_ADDR_LOW 0x0e4
41#define FEC_ADDR_HIGH 0x0e8
42#define FEC_OPD 0x0ec
43#define FEC_TXIC0 0x0f0
44#define FEC_TXIC1 0x0f4
45#define FEC_TXIC2 0x0f8
46#define FEC_RXIC0 0x100
47#define FEC_RXIC1 0x104
48#define FEC_RXIC2 0x108
49#define FEC_HASH_TABLE_HIGH 0x118
50#define FEC_HASH_TABLE_LOW 0x11c
51#define FEC_GRP_HASH_TABLE_HIGH 0x120
52#define FEC_GRP_HASH_TABLE_LOW 0x124
53#define FEC_X_WMRK 0x144
54#define FEC_R_BOUND 0x14c
55#define FEC_R_FSTART 0x150
56#define FEC_R_DES_START_1 0x160
57#define FEC_X_DES_START_1 0x164
58#define FEC_R_BUFF_SIZE_1 0x168
59#define FEC_R_DES_START_2 0x16c
60#define FEC_X_DES_START_2 0x170
61#define FEC_R_BUFF_SIZE_2 0x174
62#define FEC_R_DES_START_0 0x180
63#define FEC_X_DES_START_0 0x184
64#define FEC_R_BUFF_SIZE_0 0x188
65#define FEC_R_FIFO_RSFL 0x190
66#define FEC_R_FIFO_RSEM 0x194
67#define FEC_R_FIFO_RAEM 0x198
68#define FEC_R_FIFO_RAFL 0x19c
69#define FEC_FTRL 0x1b0
70#define FEC_RACC 0x1c4
71#define FEC_RCMR_1 0x1c8
72#define FEC_RCMR_2 0x1cc
73#define FEC_DMA_CFG_1 0x1d8
74#define FEC_DMA_CFG_2 0x1dc
75#define FEC_R_DES_ACTIVE_1 0x1e0
76#define FEC_X_DES_ACTIVE_1 0x1e4
77#define FEC_R_DES_ACTIVE_2 0x1e8
78#define FEC_X_DES_ACTIVE_2 0x1ec
79#define FEC_QOS_SCHEME 0x1f0
80#define FEC_MIIGSK_CFGR 0x300
81#define FEC_MIIGSK_ENR 0x308
82
83#define BM_MIIGSK_CFGR_MII 0x00
84#define BM_MIIGSK_CFGR_RMII 0x01
85#define BM_MIIGSK_CFGR_FRCONT_10M 0x40
86
87#define RMON_T_DROP 0x200
88#define RMON_T_PACKETS 0x204
89#define RMON_T_BC_PKT 0x208
90#define RMON_T_MC_PKT 0x20c
91#define RMON_T_CRC_ALIGN 0x210
92#define RMON_T_UNDERSIZE 0x214
93#define RMON_T_OVERSIZE 0x218
94#define RMON_T_FRAG 0x21c
95#define RMON_T_JAB 0x220
96#define RMON_T_COL 0x224
97#define RMON_T_P64 0x228
98#define RMON_T_P65TO127 0x22c
99#define RMON_T_P128TO255 0x230
100#define RMON_T_P256TO511 0x234
101#define RMON_T_P512TO1023 0x238
102#define RMON_T_P1024TO2047 0x23c
103#define RMON_T_P_GTE2048 0x240
104#define RMON_T_OCTETS 0x244
105#define IEEE_T_DROP 0x248
106#define IEEE_T_FRAME_OK 0x24c
107#define IEEE_T_1COL 0x250
108#define IEEE_T_MCOL 0x254
109#define IEEE_T_DEF 0x258
110#define IEEE_T_LCOL 0x25c
111#define IEEE_T_EXCOL 0x260
112#define IEEE_T_MACERR 0x264
113#define IEEE_T_CSERR 0x268
114#define IEEE_T_SQE 0x26c
115#define IEEE_T_FDXFC 0x270
116#define IEEE_T_OCTETS_OK 0x274
117#define RMON_R_PACKETS 0x284
118#define RMON_R_BC_PKT 0x288
119#define RMON_R_MC_PKT 0x28c
120#define RMON_R_CRC_ALIGN 0x290
121#define RMON_R_UNDERSIZE 0x294
122#define RMON_R_OVERSIZE 0x298
123#define RMON_R_FRAG 0x29c
124#define RMON_R_JAB 0x2a0
125#define RMON_R_RESVD_O 0x2a4
126#define RMON_R_P64 0x2a8
127#define RMON_R_P65TO127 0x2ac
128#define RMON_R_P128TO255 0x2b0
129#define RMON_R_P256TO511 0x2b4
130#define RMON_R_P512TO1023 0x2b8
131#define RMON_R_P1024TO2047 0x2bc
132#define RMON_R_P_GTE2048 0x2c0
133#define RMON_R_OCTETS 0x2c4
134#define IEEE_R_DROP 0x2c8
135#define IEEE_R_FRAME_OK 0x2cc
136#define IEEE_R_CRC 0x2d0
137#define IEEE_R_ALIGN 0x2d4
138#define IEEE_R_MACERR 0x2d8
139#define IEEE_R_FDXFC 0x2dc
140#define IEEE_R_OCTETS_OK 0x2e0
141
142#else
143
144#define FEC_ECNTRL 0x000
145#define FEC_IEVENT 0x004
146#define FEC_IMASK 0x008
147#define FEC_IVEC 0x00c
148#define FEC_R_DES_ACTIVE_0 0x010
149#define FEC_R_DES_ACTIVE_1 FEC_R_DES_ACTIVE_0
150#define FEC_R_DES_ACTIVE_2 FEC_R_DES_ACTIVE_0
151#define FEC_X_DES_ACTIVE_0 0x014
152#define FEC_X_DES_ACTIVE_1 FEC_X_DES_ACTIVE_0
153#define FEC_X_DES_ACTIVE_2 FEC_X_DES_ACTIVE_0
154#define FEC_MII_DATA 0x040
155#define FEC_MII_SPEED 0x044
156#define FEC_R_BOUND 0x08c
157#define FEC_R_FSTART 0x090
158#define FEC_X_WMRK 0x0a4
159#define FEC_X_FSTART 0x0ac
160#define FEC_R_CNTRL 0x104
161#define FEC_MAX_FRM_LEN 0x108
162#define FEC_X_CNTRL 0x144
163#define FEC_ADDR_LOW 0x3c0
164#define FEC_ADDR_HIGH 0x3c4
165#define FEC_GRP_HASH_TABLE_HIGH 0x3c8
166#define FEC_GRP_HASH_TABLE_LOW 0x3cc
167#define FEC_R_DES_START_0 0x3d0
168#define FEC_R_DES_START_1 FEC_R_DES_START_0
169#define FEC_R_DES_START_2 FEC_R_DES_START_0
170#define FEC_X_DES_START_0 0x3d4
171#define FEC_X_DES_START_1 FEC_X_DES_START_0
172#define FEC_X_DES_START_2 FEC_X_DES_START_0
173#define FEC_R_BUFF_SIZE_0 0x3d8
174#define FEC_R_BUFF_SIZE_1 FEC_R_BUFF_SIZE_0
175#define FEC_R_BUFF_SIZE_2 FEC_R_BUFF_SIZE_0
176#define FEC_FIFO_RAM 0x400
177
178
179
180#define FEC_RCMR_1 0xfff
181#define FEC_RCMR_2 0xfff
182#define FEC_DMA_CFG_1 0xfff
183#define FEC_DMA_CFG_2 0xfff
184#define FEC_TXIC0 0xfff
185#define FEC_TXIC1 0xfff
186#define FEC_TXIC2 0xfff
187#define FEC_RXIC0 0xfff
188#define FEC_RXIC1 0xfff
189#define FEC_RXIC2 0xfff
190#endif
191
192
193
194
195
196
197
198
199#if defined(CONFIG_ARM) || defined(CONFIG_ARM64)
200#define fec32_to_cpu le32_to_cpu
201#define fec16_to_cpu le16_to_cpu
202#define cpu_to_fec32 cpu_to_le32
203#define cpu_to_fec16 cpu_to_le16
204#define __fec32 __le32
205#define __fec16 __le16
206
207struct bufdesc {
208 __fec16 cbd_datlen;
209 __fec16 cbd_sc;
210 __fec32 cbd_bufaddr;
211};
212#else
213#define fec32_to_cpu be32_to_cpu
214#define fec16_to_cpu be16_to_cpu
215#define cpu_to_fec32 cpu_to_be32
216#define cpu_to_fec16 cpu_to_be16
217#define __fec32 __be32
218#define __fec16 __be16
219
220struct bufdesc {
221 __fec16 cbd_sc;
222 __fec16 cbd_datlen;
223 __fec32 cbd_bufaddr;
224};
225#endif
226
227struct bufdesc_ex {
228 struct bufdesc desc;
229 __fec32 cbd_esc;
230 __fec32 cbd_prot;
231 __fec32 cbd_bdu;
232 __fec32 ts;
233 __fec16 res0[4];
234};
235
236
237
238
239
240#define BD_SC_EMPTY ((ushort)0x8000)
241#define BD_SC_READY ((ushort)0x8000)
242#define BD_SC_WRAP ((ushort)0x2000)
243#define BD_SC_INTRPT ((ushort)0x1000)
244#define BD_SC_CM ((ushort)0x0200)
245#define BD_SC_ID ((ushort)0x0100)
246#define BD_SC_P ((ushort)0x0100)
247#define BD_SC_BR ((ushort)0x0020)
248#define BD_SC_FR ((ushort)0x0010)
249#define BD_SC_PR ((ushort)0x0008)
250#define BD_SC_OV ((ushort)0x0002)
251#define BD_SC_CD ((ushort)0x0001)
252
253
254
255#define BD_ENET_RX_EMPTY ((ushort)0x8000)
256#define BD_ENET_RX_WRAP ((ushort)0x2000)
257#define BD_ENET_RX_INTR ((ushort)0x1000)
258#define BD_ENET_RX_LAST ((ushort)0x0800)
259#define BD_ENET_RX_FIRST ((ushort)0x0400)
260#define BD_ENET_RX_MISS ((ushort)0x0100)
261#define BD_ENET_RX_LG ((ushort)0x0020)
262#define BD_ENET_RX_NO ((ushort)0x0010)
263#define BD_ENET_RX_SH ((ushort)0x0008)
264#define BD_ENET_RX_CR ((ushort)0x0004)
265#define BD_ENET_RX_OV ((ushort)0x0002)
266#define BD_ENET_RX_CL ((ushort)0x0001)
267#define BD_ENET_RX_STATS ((ushort)0x013f)
268
269
270#define BD_ENET_RX_VLAN 0x00000004
271
272
273
274#define BD_ENET_TX_READY ((ushort)0x8000)
275#define BD_ENET_TX_PAD ((ushort)0x4000)
276#define BD_ENET_TX_WRAP ((ushort)0x2000)
277#define BD_ENET_TX_INTR ((ushort)0x1000)
278#define BD_ENET_TX_LAST ((ushort)0x0800)
279#define BD_ENET_TX_TC ((ushort)0x0400)
280#define BD_ENET_TX_DEF ((ushort)0x0200)
281#define BD_ENET_TX_HB ((ushort)0x0100)
282#define BD_ENET_TX_LC ((ushort)0x0080)
283#define BD_ENET_TX_RL ((ushort)0x0040)
284#define BD_ENET_TX_RCMASK ((ushort)0x003c)
285#define BD_ENET_TX_UN ((ushort)0x0002)
286#define BD_ENET_TX_CSL ((ushort)0x0001)
287#define BD_ENET_TX_STATS ((ushort)0x0fff)
288
289
290#define BD_ENET_TX_INT 0x40000000
291#define BD_ENET_TX_TS 0x20000000
292#define BD_ENET_TX_PINS 0x10000000
293#define BD_ENET_TX_IINS 0x08000000
294
295
296
297#define FEC_IRQ_NUM 3
298
299
300
301
302
303#define FEC_ENET_MAX_TX_QS 3
304#define FEC_ENET_MAX_RX_QS 3
305
306#define FEC_R_DES_START(X) (((X) == 1) ? FEC_R_DES_START_1 : \
307 (((X) == 2) ? \
308 FEC_R_DES_START_2 : FEC_R_DES_START_0))
309#define FEC_X_DES_START(X) (((X) == 1) ? FEC_X_DES_START_1 : \
310 (((X) == 2) ? \
311 FEC_X_DES_START_2 : FEC_X_DES_START_0))
312#define FEC_R_BUFF_SIZE(X) (((X) == 1) ? FEC_R_BUFF_SIZE_1 : \
313 (((X) == 2) ? \
314 FEC_R_BUFF_SIZE_2 : FEC_R_BUFF_SIZE_0))
315
316#define FEC_DMA_CFG(X) (((X) == 2) ? FEC_DMA_CFG_2 : FEC_DMA_CFG_1)
317
318#define DMA_CLASS_EN (1 << 16)
319#define FEC_RCMR(X) (((X) == 2) ? FEC_RCMR_2 : FEC_RCMR_1)
320#define IDLE_SLOPE_MASK 0xffff
321#define IDLE_SLOPE_1 0x200
322#define IDLE_SLOPE_2 0x200
323#define IDLE_SLOPE(X) (((X) == 1) ? \
324 (IDLE_SLOPE_1 & IDLE_SLOPE_MASK) : \
325 (IDLE_SLOPE_2 & IDLE_SLOPE_MASK))
326#define RCMR_MATCHEN (0x1 << 16)
327#define RCMR_CMP_CFG(v, n) (((v) & 0x7) << (n << 2))
328#define RCMR_CMP_1 (RCMR_CMP_CFG(0, 0) | RCMR_CMP_CFG(1, 1) | \
329 RCMR_CMP_CFG(2, 2) | RCMR_CMP_CFG(3, 3))
330#define RCMR_CMP_2 (RCMR_CMP_CFG(4, 0) | RCMR_CMP_CFG(5, 1) | \
331 RCMR_CMP_CFG(6, 2) | RCMR_CMP_CFG(7, 3))
332#define RCMR_CMP(X) (((X) == 1) ? RCMR_CMP_1 : RCMR_CMP_2)
333#define FEC_TX_BD_FTYPE(X) (((X) & 0xf) << 20)
334
335
336
337
338
339
340
341
342#define FEC_ENET_RX_PAGES 256
343#define FEC_ENET_RX_FRSIZE 2048
344#define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
345#define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
346#define FEC_ENET_TX_FRSIZE 2048
347#define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
348#define TX_RING_SIZE 512
349#define TX_RING_MOD_MASK 511
350
351#define BD_ENET_RX_INT 0x00800000
352#define BD_ENET_RX_PTP ((ushort)0x0400)
353#define BD_ENET_RX_ICE 0x00000020
354#define BD_ENET_RX_PCR 0x00000010
355#define FLAG_RX_CSUM_ENABLED (BD_ENET_RX_ICE | BD_ENET_RX_PCR)
356#define FLAG_RX_CSUM_ERROR (BD_ENET_RX_ICE | BD_ENET_RX_PCR)
357
358
359#define FEC_ENET_HBERR ((uint)0x80000000)
360#define FEC_ENET_BABR ((uint)0x40000000)
361#define FEC_ENET_BABT ((uint)0x20000000)
362#define FEC_ENET_GRA ((uint)0x10000000)
363#define FEC_ENET_TXF_0 ((uint)0x08000000)
364#define FEC_ENET_TXF_1 ((uint)0x00000008)
365#define FEC_ENET_TXF_2 ((uint)0x00000080)
366#define FEC_ENET_TXB ((uint)0x04000000)
367#define FEC_ENET_RXF_0 ((uint)0x02000000)
368#define FEC_ENET_RXF_1 ((uint)0x00000002)
369#define FEC_ENET_RXF_2 ((uint)0x00000020)
370#define FEC_ENET_RXB ((uint)0x01000000)
371#define FEC_ENET_MII ((uint)0x00800000)
372#define FEC_ENET_EBERR ((uint)0x00400000)
373#define FEC_ENET_WAKEUP ((uint)0x00020000)
374#define FEC_ENET_TXF (FEC_ENET_TXF_0 | FEC_ENET_TXF_1 | FEC_ENET_TXF_2)
375#define FEC_ENET_RXF (FEC_ENET_RXF_0 | FEC_ENET_RXF_1 | FEC_ENET_RXF_2)
376#define FEC_ENET_TS_AVAIL ((uint)0x00010000)
377#define FEC_ENET_TS_TIMER ((uint)0x00008000)
378
379#define FEC_DEFAULT_IMASK (FEC_ENET_TXF | FEC_ENET_RXF | FEC_ENET_MII)
380#define FEC_NAPI_IMASK FEC_ENET_MII
381#define FEC_RX_DISABLED_IMASK (FEC_DEFAULT_IMASK & (~FEC_ENET_RXF))
382
383
384#define FEC_ITR_CLK_SEL (0x1 << 30)
385#define FEC_ITR_EN (0x1 << 31)
386#define FEC_ITR_ICFT(X) (((X) & 0xff) << 20)
387#define FEC_ITR_ICTT(X) ((X) & 0xffff)
388#define FEC_ITR_ICFT_DEFAULT 200
389#define FEC_ITR_ICTT_DEFAULT 1000
390
391#define FEC_VLAN_TAG_LEN 0x04
392#define FEC_ETHTYPE_LEN 0x02
393
394
395#define FEC_QUIRK_ENET_MAC (1 << 0)
396
397#define FEC_QUIRK_SWAP_FRAME (1 << 1)
398
399#define FEC_QUIRK_USE_GASKET (1 << 2)
400
401#define FEC_QUIRK_HAS_GBIT (1 << 3)
402
403#define FEC_QUIRK_HAS_BUFDESC_EX (1 << 4)
404
405#define FEC_QUIRK_HAS_CSUM (1 << 5)
406
407#define FEC_QUIRK_HAS_VLAN (1 << 6)
408
409
410
411
412
413
414
415
416
417#define FEC_QUIRK_ERR006358 (1 << 7)
418
419
420
421
422
423
424
425
426
427#define FEC_QUIRK_HAS_AVB (1 << 8)
428
429
430
431
432
433#define FEC_QUIRK_ERR007885 (1 << 9)
434
435
436
437
438
439
440
441
442#define FEC_QUIRK_BUG_CAPTURE (1 << 10)
443
444#define FEC_QUIRK_SINGLE_MDIO (1 << 11)
445
446#define FEC_QUIRK_HAS_RACC (1 << 12)
447
448#define FEC_QUIRK_HAS_COALESCE (1 << 13)
449
450#define FEC_QUIRK_ERR006687 (1 << 14)
451
452
453
454#define FEC_QUIRK_MIB_CLEAR (1 << 15)
455
456struct bufdesc_prop {
457 int qid;
458
459 struct bufdesc *base;
460 struct bufdesc *last;
461 struct bufdesc *cur;
462 void __iomem *reg_desc_active;
463 dma_addr_t dma;
464 unsigned short ring_size;
465 unsigned char dsize;
466 unsigned char dsize_log2;
467};
468
469struct fec_enet_priv_tx_q {
470 struct bufdesc_prop bd;
471 unsigned char *tx_bounce[TX_RING_SIZE];
472 struct sk_buff *tx_skbuff[TX_RING_SIZE];
473
474 unsigned short tx_stop_threshold;
475 unsigned short tx_wake_threshold;
476
477 struct bufdesc *dirty_tx;
478 char *tso_hdrs;
479 dma_addr_t tso_hdrs_dma;
480};
481
482struct fec_enet_priv_rx_q {
483 struct bufdesc_prop bd;
484 struct sk_buff *rx_skbuff[RX_RING_SIZE];
485};
486
487
488
489
490
491
492
493
494
495struct fec_enet_private {
496
497 void __iomem *hwp;
498
499 struct net_device *netdev;
500
501 struct clk *clk_ipg;
502 struct clk *clk_ahb;
503 struct clk *clk_ref;
504 struct clk *clk_enet_out;
505 struct clk *clk_ptp;
506
507 bool ptp_clk_on;
508 struct mutex ptp_clk_mutex;
509 unsigned int num_tx_queues;
510 unsigned int num_rx_queues;
511
512
513 struct fec_enet_priv_tx_q *tx_queue[FEC_ENET_MAX_TX_QS];
514 struct fec_enet_priv_rx_q *rx_queue[FEC_ENET_MAX_RX_QS];
515
516 unsigned int total_tx_ring_size;
517 unsigned int total_rx_ring_size;
518
519 unsigned long work_tx;
520 unsigned long work_rx;
521 unsigned long work_ts;
522 unsigned long work_mdio;
523
524 struct platform_device *pdev;
525
526 int dev_id;
527
528
529 struct mii_bus *mii_bus;
530 int mii_timeout;
531 uint phy_speed;
532 phy_interface_t phy_interface;
533 struct device_node *phy_node;
534 int link;
535 int full_duplex;
536 int speed;
537 struct completion mdio_done;
538 int irq[FEC_IRQ_NUM];
539 bool bufdesc_ex;
540 int pause_flag;
541 int wol_flag;
542 u32 quirks;
543
544 struct napi_struct napi;
545 int csum_flags;
546
547 struct work_struct tx_timeout_work;
548
549 struct ptp_clock *ptp_clock;
550 struct ptp_clock_info ptp_caps;
551 unsigned long last_overflow_check;
552 spinlock_t tmreg_lock;
553 struct cyclecounter cc;
554 struct timecounter tc;
555 int rx_hwtstamp_filter;
556 u32 base_incval;
557 u32 cycle_speed;
558 int hwts_rx_en;
559 int hwts_tx_en;
560 struct delayed_work time_keep;
561 struct regulator *reg_phy;
562
563 unsigned int tx_align;
564 unsigned int rx_align;
565
566
567 unsigned int rx_pkts_itr;
568 unsigned int rx_time_itr;
569 unsigned int tx_pkts_itr;
570 unsigned int tx_time_itr;
571 unsigned int itr_clk_rate;
572
573 u32 rx_copybreak;
574
575
576 unsigned int ptp_inc;
577
578
579 int pps_channel;
580 unsigned int reload_period;
581 int pps_enable;
582 unsigned int next_counter;
583
584 u64 ethtool_stats[0];
585};
586
587void fec_ptp_init(struct platform_device *pdev, int irq_idx);
588void fec_ptp_stop(struct platform_device *pdev);
589void fec_ptp_start_cyclecounter(struct net_device *ndev);
590int fec_ptp_set(struct net_device *ndev, struct ifreq *ifr);
591int fec_ptp_get(struct net_device *ndev, struct ifreq *ifr);
592
593
594#endif
595