1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
27#include <linux/crc32.h>
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
31#include <linux/dma-mapping.h>
32#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/interrupt.h>
36#include <linux/ip.h>
37#include <linux/slab.h>
38#include <net/ip.h>
39#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
42#include <linux/workqueue.h>
43#include <linux/if_vlan.h>
44#include <linux/prefetch.h>
45#include <linux/debugfs.h>
46#include <linux/mii.h>
47#include <linux/of_device.h>
48#include <linux/of_net.h>
49
50#include <asm/irq.h>
51
52#include "sky2.h"
53
54#define DRV_NAME "sky2"
55#define DRV_VERSION "1.30"
56
57
58
59
60
61
62
63#define RX_LE_SIZE 1024
64#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
65#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
66#define RX_DEF_PENDING RX_MAX_PENDING
67
68
69
70#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
71#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
72#define TX_MAX_PENDING 1024
73#define TX_DEF_PENDING 63
74
75#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
79#define SKY2_EEPROM_MAGIC 0x9955aabb
80
81#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
82
83static const u32 default_msg =
84 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
85 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
86 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
87
88static int debug = -1;
89module_param(debug, int, 0);
90MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
91
92static int copybreak __read_mostly = 128;
93module_param(copybreak, int, 0);
94MODULE_PARM_DESC(copybreak, "Receive copy threshold");
95
96static int disable_msi = 0;
97module_param(disable_msi, int, 0);
98MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
99
100static int legacy_pme = 0;
101module_param(legacy_pme, int, 0);
102MODULE_PARM_DESC(legacy_pme, "Legacy power management");
103
104static const struct pci_device_id sky2_id_table[] = {
105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) },
108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) },
110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },
111 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) },
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) },
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) },
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) },
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) },
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) },
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) },
139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) },
140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) },
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) },
142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) },
143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) },
144 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) },
145 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) },
146 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) },
147 { 0 }
148};
149
150MODULE_DEVICE_TABLE(pci, sky2_id_table);
151
152
153static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
154static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
155static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
156
157static void sky2_set_multicast(struct net_device *dev);
158static irqreturn_t sky2_intr(int irq, void *dev_id);
159
160
161static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
162{
163 int i;
164
165 gma_write16(hw, port, GM_SMI_DATA, val);
166 gma_write16(hw, port, GM_SMI_CTRL,
167 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
168
169 for (i = 0; i < PHY_RETRIES; i++) {
170 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
171 if (ctrl == 0xffff)
172 goto io_error;
173
174 if (!(ctrl & GM_SMI_CT_BUSY))
175 return 0;
176
177 udelay(10);
178 }
179
180 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
181 return -ETIMEDOUT;
182
183io_error:
184 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
185 return -EIO;
186}
187
188static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
189{
190 int i;
191
192 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
193 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
194
195 for (i = 0; i < PHY_RETRIES; i++) {
196 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
197 if (ctrl == 0xffff)
198 goto io_error;
199
200 if (ctrl & GM_SMI_CT_RD_VAL) {
201 *val = gma_read16(hw, port, GM_SMI_DATA);
202 return 0;
203 }
204
205 udelay(10);
206 }
207
208 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
209 return -ETIMEDOUT;
210io_error:
211 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
212 return -EIO;
213}
214
215static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
216{
217 u16 v;
218 __gm_phy_read(hw, port, reg, &v);
219 return v;
220}
221
222
223static void sky2_power_on(struct sky2_hw *hw)
224{
225
226 sky2_write8(hw, B0_POWER_CTRL,
227 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
228
229
230 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
231
232 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
233
234 sky2_write8(hw, B2_Y2_CLK_GATE,
235 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
236 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
237 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
238 else
239 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
240
241 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
242 u32 reg;
243
244 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
245
246 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
247
248 reg &= P_ASPM_CONTROL_MSK;
249 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
250
251 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
252
253 reg &= P_CTL_TIM_VMAIN_AV_MSK;
254 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
255
256 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
257
258 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
259
260
261 reg = sky2_read32(hw, B2_GP_IO);
262 reg |= GLB_GPIO_STAT_RACE_DIS;
263 sky2_write32(hw, B2_GP_IO, reg);
264
265 sky2_read32(hw, B2_GP_IO);
266 }
267
268
269 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
270}
271
272static void sky2_power_aux(struct sky2_hw *hw)
273{
274 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
275 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
276 else
277
278 sky2_write8(hw, B2_Y2_CLK_GATE,
279 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
280 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
281 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
282
283
284 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
285 pci_pme_capable(hw->pdev, PCI_D3cold))
286 sky2_write8(hw, B0_POWER_CTRL,
287 (PC_VAUX_ENA | PC_VCC_ENA |
288 PC_VAUX_ON | PC_VCC_OFF));
289
290
291 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
292}
293
294static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
295{
296 u16 reg;
297
298
299 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
300
301 gma_write16(hw, port, GM_MC_ADDR_H1, 0);
302 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
303 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
304 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
305
306 reg = gma_read16(hw, port, GM_RX_CTRL);
307 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
308 gma_write16(hw, port, GM_RX_CTRL, reg);
309}
310
311
312static const u16 copper_fc_adv[] = {
313 [FC_NONE] = 0,
314 [FC_TX] = PHY_M_AN_ASP,
315 [FC_RX] = PHY_M_AN_PC,
316 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
317};
318
319
320static const u16 fiber_fc_adv[] = {
321 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
322 [FC_TX] = PHY_M_P_ASYM_MD_X,
323 [FC_RX] = PHY_M_P_SYM_MD_X,
324 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
325};
326
327
328static const u16 gm_fc_disable[] = {
329 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
330 [FC_TX] = GM_GPCR_FC_RX_DIS,
331 [FC_RX] = GM_GPCR_FC_TX_DIS,
332 [FC_BOTH] = 0,
333};
334
335
336static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
337{
338 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
339 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
340
341 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
342 !(hw->flags & SKY2_HW_NEWER_PHY)) {
343 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
344
345 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
346 PHY_M_EC_MAC_S_MSK);
347 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
348
349
350 if (hw->chip_id == CHIP_ID_YUKON_EC)
351
352 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
353 else
354
355 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
356
357 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
358 }
359
360 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
361 if (sky2_is_copper(hw)) {
362 if (!(hw->flags & SKY2_HW_GIGABIT)) {
363
364 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
365
366 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
367 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
368 u16 spec;
369
370
371 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
372 spec |= PHY_M_FESC_SEL_CL_A;
373 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
374 }
375 } else {
376
377 ctrl &= ~PHY_M_PC_EN_DET_MSK;
378
379
380 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
381
382
383 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
384 (hw->flags & SKY2_HW_NEWER_PHY)) {
385
386 ctrl &= ~PHY_M_PC_DSC_MSK;
387 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
388 }
389 }
390 } else {
391
392
393
394 ctrl &= ~PHY_M_PC_MDIX_MSK;
395 }
396
397 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
398
399
400 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
401 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
402
403
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
405 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
406 ctrl &= ~PHY_M_MAC_MD_MSK;
407 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
409
410 if (hw->pmd_type == 'P') {
411
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
413
414
415 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
416 ctrl |= PHY_M_FIB_SIGD_POL;
417 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
418 }
419
420 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
421 }
422
423 ctrl = PHY_CT_RESET;
424 ct1000 = 0;
425 adv = PHY_AN_CSMA;
426 reg = 0;
427
428 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
429 if (sky2_is_copper(hw)) {
430 if (sky2->advertising & ADVERTISED_1000baseT_Full)
431 ct1000 |= PHY_M_1000C_AFD;
432 if (sky2->advertising & ADVERTISED_1000baseT_Half)
433 ct1000 |= PHY_M_1000C_AHD;
434 if (sky2->advertising & ADVERTISED_100baseT_Full)
435 adv |= PHY_M_AN_100_FD;
436 if (sky2->advertising & ADVERTISED_100baseT_Half)
437 adv |= PHY_M_AN_100_HD;
438 if (sky2->advertising & ADVERTISED_10baseT_Full)
439 adv |= PHY_M_AN_10_FD;
440 if (sky2->advertising & ADVERTISED_10baseT_Half)
441 adv |= PHY_M_AN_10_HD;
442
443 } else {
444 if (sky2->advertising & ADVERTISED_1000baseT_Full)
445 adv |= PHY_M_AN_1000X_AFD;
446 if (sky2->advertising & ADVERTISED_1000baseT_Half)
447 adv |= PHY_M_AN_1000X_AHD;
448 }
449
450
451 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
452 } else {
453
454 ct1000 = PHY_M_1000C_MSE;
455
456
457 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
458
459 switch (sky2->speed) {
460 case SPEED_1000:
461 ctrl |= PHY_CT_SP1000;
462 reg |= GM_GPCR_SPEED_1000;
463 break;
464 case SPEED_100:
465 ctrl |= PHY_CT_SP100;
466 reg |= GM_GPCR_SPEED_100;
467 break;
468 }
469
470 if (sky2->duplex == DUPLEX_FULL) {
471 reg |= GM_GPCR_DUP_FULL;
472 ctrl |= PHY_CT_DUP_MD;
473 } else if (sky2->speed < SPEED_1000)
474 sky2->flow_mode = FC_NONE;
475 }
476
477 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
478 if (sky2_is_copper(hw))
479 adv |= copper_fc_adv[sky2->flow_mode];
480 else
481 adv |= fiber_fc_adv[sky2->flow_mode];
482 } else {
483 reg |= GM_GPCR_AU_FCT_DIS;
484 reg |= gm_fc_disable[sky2->flow_mode];
485
486
487 if (sky2->flow_mode & FC_RX)
488 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
489 else
490 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
491 }
492
493 gma_write16(hw, port, GM_GP_CTRL, reg);
494
495 if (hw->flags & SKY2_HW_GIGABIT)
496 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
497
498 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
499 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
500
501
502 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
503 ledover = 0;
504
505 switch (hw->chip_id) {
506 case CHIP_ID_YUKON_FE:
507
508 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
509
510 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
511
512
513 ctrl &= ~PHY_M_FELP_LED1_MSK;
514
515 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
516 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
517 break;
518
519 case CHIP_ID_YUKON_FE_P:
520
521 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
522 ctrl |= PHY_M_PC_ENA_LIP_NP;
523
524
525 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
526 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
527
528
529 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
530 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
531 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
532
533 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
534 break;
535
536 case CHIP_ID_YUKON_XL:
537 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
538
539
540 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
541
542
543 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
544 (PHY_M_LEDC_LOS_CTRL(1) |
545 PHY_M_LEDC_INIT_CTRL(7) |
546 PHY_M_LEDC_STA1_CTRL(7) |
547 PHY_M_LEDC_STA0_CTRL(7)));
548
549
550 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
551 (PHY_M_POLC_LS1_P_MIX(4) |
552 PHY_M_POLC_IS0_P_MIX(4) |
553 PHY_M_POLC_LOS_CTRL(2) |
554 PHY_M_POLC_INIT_CTRL(2) |
555 PHY_M_POLC_STA1_CTRL(2) |
556 PHY_M_POLC_STA0_CTRL(2)));
557
558
559 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
560 break;
561
562 case CHIP_ID_YUKON_EC_U:
563 case CHIP_ID_YUKON_EX:
564 case CHIP_ID_YUKON_SUPR:
565 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
566
567
568 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
569
570
571 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
572 (PHY_M_LEDC_LOS_CTRL(1) |
573 PHY_M_LEDC_INIT_CTRL(8) |
574 PHY_M_LEDC_STA1_CTRL(7) |
575 PHY_M_LEDC_STA0_CTRL(7)));
576
577
578 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
579 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
580
581 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
582 break;
583
584 default:
585
586 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
587
588
589 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
590 }
591
592 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
593
594 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
595
596
597 gm_phy_write(hw, port, 0x18, 0xaa99);
598 gm_phy_write(hw, port, 0x17, 0x2011);
599
600 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
601
602 gm_phy_write(hw, port, 0x18, 0xa204);
603 gm_phy_write(hw, port, 0x17, 0x2002);
604 }
605
606
607 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
608 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
609 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
610
611 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
612 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
613 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
614
615 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
616
617
618 gm_phy_write(hw, port, 24, 0x2800);
619 gm_phy_write(hw, port, 23, 0x2001);
620
621
622 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
623 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
624 hw->chip_id < CHIP_ID_YUKON_SUPR) {
625
626 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
627
628 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
629 sky2->speed == SPEED_100) {
630
631 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
632 }
633
634 if (ledover)
635 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
636
637 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
638 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
639 int i;
640
641 static const struct {
642 u16 reg, val;
643 } eee_afe[] = {
644 { 0x156, 0x58ce },
645 { 0x153, 0x99eb },
646 { 0x141, 0x8064 },
647
648 { 0x000, 0x0000 },
649 { 0x151, 0x8433 },
650 { 0x14b, 0x8c44 },
651 { 0x14c, 0x0f90 },
652 { 0x14f, 0x39aa },
653
654 { 0x14d, 0xba33 },
655 { 0x144, 0x0048 },
656 { 0x152, 0x2010 },
657
658 { 0x140, 0x4444 },
659 { 0x154, 0x2f3b },
660 { 0x158, 0xb203 },
661 { 0x157, 0x2029 },
662 };
663
664
665 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
666
667 gm_phy_write(hw, port, 1, 0x4099);
668 gm_phy_write(hw, port, 3, 0x1120);
669 gm_phy_write(hw, port, 11, 0x113c);
670 gm_phy_write(hw, port, 14, 0x8100);
671 gm_phy_write(hw, port, 15, 0x112a);
672 gm_phy_write(hw, port, 17, 0x1008);
673
674 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
675 gm_phy_write(hw, port, 1, 0x20b0);
676
677 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
678
679 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
680
681 gm_phy_write(hw, port, 17, eee_afe[i].val);
682 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
683 }
684
685
686 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
687
688
689 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
690 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
691 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
692 reg | PHY_M_10B_TE_ENABLE);
693 }
694 }
695
696
697 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
698 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
699 else
700 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
701}
702
703static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
704static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
705
706static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
707{
708 u32 reg1;
709
710 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
711 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
712 reg1 &= ~phy_power[port];
713
714 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
715 reg1 |= coma_mode[port];
716
717 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
718 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
719 sky2_pci_read32(hw, PCI_DEV_REG1);
720
721 if (hw->chip_id == CHIP_ID_YUKON_FE)
722 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
723 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
724 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
725}
726
727static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
728{
729 u32 reg1;
730 u16 ctrl;
731
732
733 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
734
735
736 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
737
738 if (hw->flags & SKY2_HW_NEWER_PHY) {
739
740 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
741
742 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
743
744 ctrl &= ~PHY_M_MAC_GMIF_PUP;
745 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
746
747
748 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
749 }
750
751
752 gma_write16(hw, port, GM_GP_CTRL,
753 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
754 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
755 GM_GPCR_AU_SPD_DIS);
756
757 if (hw->chip_id != CHIP_ID_YUKON_EC) {
758 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
759
760 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
761
762 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
763
764 ctrl |= PHY_M_PC_POW_D_ENA;
765 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
766
767
768 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
769 }
770
771
772 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
773 }
774
775 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
776 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
777 reg1 |= phy_power[port];
778 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
779 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
780}
781
782
783static void sky2_set_ipg(struct sky2_port *sky2)
784{
785 u16 reg;
786
787 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
788 reg &= ~GM_SMOD_IPG_MSK;
789 if (sky2->speed > SPEED_100)
790 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
791 else
792 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
793 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
794}
795
796
797static void sky2_enable_rx_tx(struct sky2_port *sky2)
798{
799 struct sky2_hw *hw = sky2->hw;
800 unsigned port = sky2->port;
801 u16 reg;
802
803 reg = gma_read16(hw, port, GM_GP_CTRL);
804 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
805 gma_write16(hw, port, GM_GP_CTRL, reg);
806}
807
808
809static void sky2_phy_reinit(struct sky2_port *sky2)
810{
811 spin_lock_bh(&sky2->phy_lock);
812 sky2_phy_init(sky2->hw, sky2->port);
813 sky2_enable_rx_tx(sky2);
814 spin_unlock_bh(&sky2->phy_lock);
815}
816
817
818static void sky2_wol_init(struct sky2_port *sky2)
819{
820 struct sky2_hw *hw = sky2->hw;
821 unsigned port = sky2->port;
822 enum flow_control save_mode;
823 u16 ctrl;
824
825
826 sky2_write16(hw, B0_CTST, CS_RST_CLR);
827 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
828
829 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
830 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
831
832
833
834
835 save_mode = sky2->flow_mode;
836 ctrl = sky2->advertising;
837
838 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
839 sky2->flow_mode = FC_NONE;
840
841 spin_lock_bh(&sky2->phy_lock);
842 sky2_phy_power_up(hw, port);
843 sky2_phy_init(hw, port);
844 spin_unlock_bh(&sky2->phy_lock);
845
846 sky2->flow_mode = save_mode;
847 sky2->advertising = ctrl;
848
849
850 gma_write16(hw, port, GM_GP_CTRL,
851 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
852 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
853
854
855 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
856 sky2->netdev->dev_addr, ETH_ALEN);
857
858
859 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
860 ctrl = 0;
861 if (sky2->wol & WAKE_PHY)
862 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
863 else
864 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
865
866 if (sky2->wol & WAKE_MAGIC)
867 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
868 else
869 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
870
871 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
872 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
873
874
875 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
876
877
878 if (legacy_pme) {
879 u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
880 reg1 |= PCI_Y2_PME_LEGACY;
881 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
882 }
883
884
885 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
886 sky2_read32(hw, B0_CTST);
887}
888
889static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
890{
891 struct net_device *dev = hw->dev[port];
892
893 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
894 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
895 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
896
897 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
898 } else if (dev->mtu > ETH_DATA_LEN) {
899
900 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
901 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
902
903 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
904 } else
905 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
906}
907
908static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
909{
910 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
911 u16 reg;
912 u32 rx_reg;
913 int i;
914 const u8 *addr = hw->dev[port]->dev_addr;
915
916 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
917 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
918
919 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
920
921 if (hw->chip_id == CHIP_ID_YUKON_XL &&
922 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
923 port == 1) {
924
925
926 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
927 do {
928 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
929 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
930 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
931 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
932 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
933 }
934
935 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
936
937
938 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
939
940 spin_lock_bh(&sky2->phy_lock);
941 sky2_phy_power_up(hw, port);
942 sky2_phy_init(hw, port);
943 spin_unlock_bh(&sky2->phy_lock);
944
945
946 reg = gma_read16(hw, port, GM_PHY_ADDR);
947 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
948
949 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
950 gma_read16(hw, port, i);
951 gma_write16(hw, port, GM_PHY_ADDR, reg);
952
953
954 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
955
956
957 gma_write16(hw, port, GM_RX_CTRL,
958 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
959
960
961 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
962
963
964 gma_write16(hw, port, GM_TX_PARAM,
965 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
966 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
967 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
968 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
969
970
971 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
972 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
973
974 if (hw->dev[port]->mtu > ETH_DATA_LEN)
975 reg |= GM_SMOD_JUMBO_ENA;
976
977 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
978 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
979 reg |= GM_NEW_FLOW_CTRL;
980
981 gma_write16(hw, port, GM_SERIAL_MODE, reg);
982
983
984 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
985
986
987 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
988
989
990 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
991 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
992 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
993
994
995 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
996 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
997 if (hw->chip_id == CHIP_ID_YUKON_EX ||
998 hw->chip_id == CHIP_ID_YUKON_FE_P)
999 rx_reg |= GMF_RX_OVER_ON;
1000
1001 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
1002
1003 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1004
1005 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
1006 } else {
1007
1008 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
1009 }
1010
1011
1012 reg = RX_GMF_FL_THR_DEF + 1;
1013
1014 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1015 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1016 reg = 0x178;
1017 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
1018
1019
1020 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1021 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
1022
1023
1024 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
1025
1026 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1027 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1028 reg = 1568 / 8;
1029 else
1030 reg = 1024 / 8;
1031 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1032 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
1033
1034 sky2_set_tx_stfwd(hw, port);
1035 }
1036
1037 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1038 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1039
1040 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1041 reg &= ~TX_DYN_WM_ENA;
1042 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1043 }
1044}
1045
1046
1047static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
1048{
1049 u32 end;
1050
1051
1052 start *= 1024/8;
1053 space *= 1024/8;
1054 end = start + space - 1;
1055
1056 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1057 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1058 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1059 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1060 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1061
1062 if (q == Q_R1 || q == Q_R2) {
1063 u32 tp = space - space/4;
1064
1065
1066
1067
1068
1069 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1070 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
1071
1072 tp = space - 8192/8;
1073 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1074 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
1075 } else {
1076
1077
1078
1079 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1080 }
1081
1082 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
1083 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
1084}
1085
1086
1087static void sky2_qset(struct sky2_hw *hw, u16 q)
1088{
1089 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1090 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1091 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
1092 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
1093}
1094
1095
1096
1097
1098static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
1099 dma_addr_t addr, u32 last)
1100{
1101 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1102 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1103 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1104 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1105 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1106 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
1107
1108 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1109}
1110
1111static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
1112{
1113 struct sky2_tx_le *le = sky2->tx_le + *slot;
1114
1115 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
1116 le->ctrl = 0;
1117 return le;
1118}
1119
1120static void tx_init(struct sky2_port *sky2)
1121{
1122 struct sky2_tx_le *le;
1123
1124 sky2->tx_prod = sky2->tx_cons = 0;
1125 sky2->tx_tcpsum = 0;
1126 sky2->tx_last_mss = 0;
1127 netdev_reset_queue(sky2->netdev);
1128
1129 le = get_tx_le(sky2, &sky2->tx_prod);
1130 le->addr = 0;
1131 le->opcode = OP_ADDR64 | HW_OWNER;
1132 sky2->tx_last_upper = 0;
1133}
1134
1135
1136static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1137{
1138
1139 wmb();
1140 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1141}
1142
1143
1144static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1145{
1146 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1147 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1148 le->ctrl = 0;
1149 return le;
1150}
1151
1152static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
1153{
1154 unsigned size;
1155
1156
1157 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1158
1159
1160 return (size - 8) / sizeof(u32);
1161}
1162
1163static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
1164{
1165 struct rx_ring_info *re;
1166 unsigned size;
1167
1168
1169 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1170
1171 sky2->rx_nfrags = size >> PAGE_SHIFT;
1172 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1173
1174
1175 size -= sky2->rx_nfrags << PAGE_SHIFT;
1176
1177
1178 if (size < copybreak)
1179 size = copybreak;
1180 if (size < ETH_HLEN)
1181 size = ETH_HLEN;
1182
1183 return size;
1184}
1185
1186
1187static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1188 dma_addr_t map, unsigned len)
1189{
1190 struct sky2_rx_le *le;
1191
1192 if (sizeof(dma_addr_t) > sizeof(u32)) {
1193 le = sky2_next_rx(sky2);
1194 le->addr = cpu_to_le32(upper_32_bits(map));
1195 le->opcode = OP_ADDR64 | HW_OWNER;
1196 }
1197
1198 le = sky2_next_rx(sky2);
1199 le->addr = cpu_to_le32(lower_32_bits(map));
1200 le->length = cpu_to_le16(len);
1201 le->opcode = op | HW_OWNER;
1202}
1203
1204
1205static void sky2_rx_submit(struct sky2_port *sky2,
1206 const struct rx_ring_info *re)
1207{
1208 int i;
1209
1210 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1211
1212 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1213 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1214}
1215
1216
1217static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1218 unsigned size)
1219{
1220 struct sk_buff *skb = re->skb;
1221 int i;
1222
1223 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1224 if (pci_dma_mapping_error(pdev, re->data_addr))
1225 goto mapping_error;
1226
1227 dma_unmap_len_set(re, data_size, size);
1228
1229 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1230 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1231
1232 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
1233 skb_frag_size(frag),
1234 DMA_FROM_DEVICE);
1235
1236 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
1237 goto map_page_error;
1238 }
1239 return 0;
1240
1241map_page_error:
1242 while (--i >= 0) {
1243 pci_unmap_page(pdev, re->frag_addr[i],
1244 skb_frag_size(&skb_shinfo(skb)->frags[i]),
1245 PCI_DMA_FROMDEVICE);
1246 }
1247
1248 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
1249 PCI_DMA_FROMDEVICE);
1250
1251mapping_error:
1252 if (net_ratelimit())
1253 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1254 skb->dev->name);
1255 return -EIO;
1256}
1257
1258static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1259{
1260 struct sk_buff *skb = re->skb;
1261 int i;
1262
1263 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
1264 PCI_DMA_FROMDEVICE);
1265
1266 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1267 pci_unmap_page(pdev, re->frag_addr[i],
1268 skb_frag_size(&skb_shinfo(skb)->frags[i]),
1269 PCI_DMA_FROMDEVICE);
1270}
1271
1272
1273
1274
1275
1276static void rx_set_checksum(struct sky2_port *sky2)
1277{
1278 struct sky2_rx_le *le = sky2_next_rx(sky2);
1279
1280 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1281 le->ctrl = 0;
1282 le->opcode = OP_TCPSTART | HW_OWNER;
1283
1284 sky2_write32(sky2->hw,
1285 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1286 (sky2->netdev->features & NETIF_F_RXCSUM)
1287 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1288}
1289
1290
1291static void rx_set_rss(struct net_device *dev, netdev_features_t features)
1292{
1293 struct sky2_port *sky2 = netdev_priv(dev);
1294 struct sky2_hw *hw = sky2->hw;
1295 int i, nkeys = 4;
1296
1297
1298 if (hw->flags & SKY2_HW_NEW_LE) {
1299 nkeys = 10;
1300 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1301 }
1302
1303
1304 if (features & NETIF_F_RXHASH) {
1305 u32 rss_key[10];
1306
1307 netdev_rss_key_fill(rss_key, sizeof(rss_key));
1308 for (i = 0; i < nkeys; i++)
1309 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
1310 rss_key[i]);
1311
1312
1313 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1314 RX_STFW_ENA);
1315
1316 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1317 BMU_ENA_RX_RSS_HASH);
1318 } else
1319 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1320 BMU_DIS_RX_RSS_HASH);
1321}
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333static void sky2_rx_stop(struct sky2_port *sky2)
1334{
1335 struct sky2_hw *hw = sky2->hw;
1336 unsigned rxq = rxqaddr[sky2->port];
1337 int i;
1338
1339
1340 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1341
1342 for (i = 0; i < 0xffff; i++)
1343 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1344 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1345 goto stopped;
1346
1347 netdev_warn(sky2->netdev, "receiver stop failed\n");
1348stopped:
1349 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1350
1351
1352 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1353}
1354
1355
1356static void sky2_rx_clean(struct sky2_port *sky2)
1357{
1358 unsigned i;
1359
1360 if (sky2->rx_le)
1361 memset(sky2->rx_le, 0, RX_LE_BYTES);
1362
1363 for (i = 0; i < sky2->rx_pending; i++) {
1364 struct rx_ring_info *re = sky2->rx_ring + i;
1365
1366 if (re->skb) {
1367 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1368 kfree_skb(re->skb);
1369 re->skb = NULL;
1370 }
1371 }
1372}
1373
1374
1375static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1376{
1377 struct mii_ioctl_data *data = if_mii(ifr);
1378 struct sky2_port *sky2 = netdev_priv(dev);
1379 struct sky2_hw *hw = sky2->hw;
1380 int err = -EOPNOTSUPP;
1381
1382 if (!netif_running(dev))
1383 return -ENODEV;
1384
1385 switch (cmd) {
1386 case SIOCGMIIPHY:
1387 data->phy_id = PHY_ADDR_MARV;
1388
1389
1390 case SIOCGMIIREG: {
1391 u16 val = 0;
1392
1393 spin_lock_bh(&sky2->phy_lock);
1394 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1395 spin_unlock_bh(&sky2->phy_lock);
1396
1397 data->val_out = val;
1398 break;
1399 }
1400
1401 case SIOCSMIIREG:
1402 spin_lock_bh(&sky2->phy_lock);
1403 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1404 data->val_in);
1405 spin_unlock_bh(&sky2->phy_lock);
1406 break;
1407 }
1408 return err;
1409}
1410
1411#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
1412
1413static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
1414{
1415 struct sky2_port *sky2 = netdev_priv(dev);
1416 struct sky2_hw *hw = sky2->hw;
1417 u16 port = sky2->port;
1418
1419 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1420 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1421 RX_VLAN_STRIP_ON);
1422 else
1423 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1424 RX_VLAN_STRIP_OFF);
1425
1426 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
1427 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1428 TX_VLAN_TAG_ON);
1429
1430 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1431 } else {
1432 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1433 TX_VLAN_TAG_OFF);
1434
1435
1436 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
1437 }
1438}
1439
1440
1441static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1442{
1443 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1444}
1445
1446
1447
1448
1449
1450static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
1451{
1452 struct sk_buff *skb;
1453 int i;
1454
1455 skb = __netdev_alloc_skb(sky2->netdev,
1456 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1457 gfp);
1458 if (!skb)
1459 goto nomem;
1460
1461 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1462 unsigned char *start;
1463
1464
1465
1466
1467
1468
1469 start = PTR_ALIGN(skb->data, 8);
1470 skb_reserve(skb, start - skb->data);
1471 } else
1472 skb_reserve(skb, NET_IP_ALIGN);
1473
1474 for (i = 0; i < sky2->rx_nfrags; i++) {
1475 struct page *page = alloc_page(gfp);
1476
1477 if (!page)
1478 goto free_partial;
1479 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1480 }
1481
1482 return skb;
1483free_partial:
1484 kfree_skb(skb);
1485nomem:
1486 return NULL;
1487}
1488
1489static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1490{
1491 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1492}
1493
1494static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1495{
1496 struct sky2_hw *hw = sky2->hw;
1497 unsigned i;
1498
1499 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1500
1501
1502 for (i = 0; i < sky2->rx_pending; i++) {
1503 struct rx_ring_info *re = sky2->rx_ring + i;
1504
1505 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
1506 if (!re->skb)
1507 return -ENOMEM;
1508
1509 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1510 dev_kfree_skb(re->skb);
1511 re->skb = NULL;
1512 return -ENOMEM;
1513 }
1514 }
1515 return 0;
1516}
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527static void sky2_rx_start(struct sky2_port *sky2)
1528{
1529 struct sky2_hw *hw = sky2->hw;
1530 struct rx_ring_info *re;
1531 unsigned rxq = rxqaddr[sky2->port];
1532 unsigned i, thresh;
1533
1534 sky2->rx_put = sky2->rx_next = 0;
1535 sky2_qset(hw, rxq);
1536
1537
1538 if (pci_is_pcie(hw->pdev))
1539 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1540
1541
1542
1543 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1544 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
1545 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1546
1547 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1548
1549 if (!(hw->flags & SKY2_HW_NEW_LE))
1550 rx_set_checksum(sky2);
1551
1552 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
1553 rx_set_rss(sky2->netdev, sky2->netdev->features);
1554
1555
1556 for (i = 0; i < sky2->rx_pending; i++) {
1557 re = sky2->rx_ring + i;
1558 sky2_rx_submit(sky2, re);
1559 }
1560
1561
1562
1563
1564
1565
1566
1567 thresh = sky2_get_rx_threshold(sky2);
1568 if (thresh > 0x1ff)
1569 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1570 else {
1571 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1572 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1573 }
1574
1575
1576 sky2_rx_update(sky2, rxq);
1577
1578 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1579 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1580
1581
1582
1583
1584
1585
1586
1587 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1588 }
1589
1590 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1591
1592 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1593 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1594
1595
1596 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1597 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1598 }
1599}
1600
1601static int sky2_alloc_buffers(struct sky2_port *sky2)
1602{
1603 struct sky2_hw *hw = sky2->hw;
1604
1605
1606 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1607 sky2->tx_ring_size *
1608 sizeof(struct sky2_tx_le),
1609 &sky2->tx_le_map);
1610 if (!sky2->tx_le)
1611 goto nomem;
1612
1613 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1614 GFP_KERNEL);
1615 if (!sky2->tx_ring)
1616 goto nomem;
1617
1618 sky2->rx_le = pci_zalloc_consistent(hw->pdev, RX_LE_BYTES,
1619 &sky2->rx_le_map);
1620 if (!sky2->rx_le)
1621 goto nomem;
1622
1623 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1624 GFP_KERNEL);
1625 if (!sky2->rx_ring)
1626 goto nomem;
1627
1628 return sky2_alloc_rx_skbs(sky2);
1629nomem:
1630 return -ENOMEM;
1631}
1632
1633static void sky2_free_buffers(struct sky2_port *sky2)
1634{
1635 struct sky2_hw *hw = sky2->hw;
1636
1637 sky2_rx_clean(sky2);
1638
1639 if (sky2->rx_le) {
1640 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1641 sky2->rx_le, sky2->rx_le_map);
1642 sky2->rx_le = NULL;
1643 }
1644 if (sky2->tx_le) {
1645 pci_free_consistent(hw->pdev,
1646 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1647 sky2->tx_le, sky2->tx_le_map);
1648 sky2->tx_le = NULL;
1649 }
1650 kfree(sky2->tx_ring);
1651 kfree(sky2->rx_ring);
1652
1653 sky2->tx_ring = NULL;
1654 sky2->rx_ring = NULL;
1655}
1656
1657static void sky2_hw_up(struct sky2_port *sky2)
1658{
1659 struct sky2_hw *hw = sky2->hw;
1660 unsigned port = sky2->port;
1661 u32 ramsize;
1662 int cap;
1663 struct net_device *otherdev = hw->dev[sky2->port^1];
1664
1665 tx_init(sky2);
1666
1667
1668
1669
1670
1671 if (otherdev && netif_running(otherdev) &&
1672 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1673 u16 cmd;
1674
1675 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1676 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1677 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1678 }
1679
1680 sky2_mac_init(hw, port);
1681
1682
1683 ramsize = sky2_read8(hw, B2_E_0) * 4;
1684 if (ramsize > 0) {
1685 u32 rxspace;
1686
1687 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
1688 if (ramsize < 16)
1689 rxspace = ramsize / 2;
1690 else
1691 rxspace = 8 + (2*(ramsize - 16))/3;
1692
1693 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1694 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1695
1696
1697 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1698 RB_RST_SET);
1699 }
1700
1701 sky2_qset(hw, txqaddr[port]);
1702
1703
1704 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1705 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1706
1707
1708 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1709 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1710 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1711
1712 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1713 sky2->tx_ring_size - 1);
1714
1715 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1716 netdev_update_features(sky2->netdev);
1717
1718 sky2_rx_start(sky2);
1719}
1720
1721
1722static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1723{
1724 struct pci_dev *pdev = hw->pdev;
1725 int err;
1726
1727 err = request_irq(pdev->irq, sky2_intr,
1728 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1729 name, hw);
1730 if (err)
1731 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1732 else {
1733 hw->flags |= SKY2_HW_IRQ_SETUP;
1734
1735 napi_enable(&hw->napi);
1736 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1737 sky2_read32(hw, B0_IMSK);
1738 }
1739
1740 return err;
1741}
1742
1743
1744
1745static int sky2_open(struct net_device *dev)
1746{
1747 struct sky2_port *sky2 = netdev_priv(dev);
1748 struct sky2_hw *hw = sky2->hw;
1749 unsigned port = sky2->port;
1750 u32 imask;
1751 int err;
1752
1753 netif_carrier_off(dev);
1754
1755 err = sky2_alloc_buffers(sky2);
1756 if (err)
1757 goto err_out;
1758
1759
1760 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1761 goto err_out;
1762
1763 sky2_hw_up(sky2);
1764
1765
1766 imask = sky2_read32(hw, B0_IMSK);
1767
1768 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1769 hw->chip_id == CHIP_ID_YUKON_PRM ||
1770 hw->chip_id == CHIP_ID_YUKON_OP_2)
1771 imask |= Y2_IS_PHY_QLNK;
1772
1773 imask |= portirq_msk[port];
1774 sky2_write32(hw, B0_IMSK, imask);
1775 sky2_read32(hw, B0_IMSK);
1776
1777 netif_info(sky2, ifup, dev, "enabling interface\n");
1778
1779 return 0;
1780
1781err_out:
1782 sky2_free_buffers(sky2);
1783 return err;
1784}
1785
1786
1787static inline int tx_inuse(const struct sky2_port *sky2)
1788{
1789 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
1790}
1791
1792
1793static inline int tx_avail(const struct sky2_port *sky2)
1794{
1795 return sky2->tx_pending - tx_inuse(sky2);
1796}
1797
1798
1799static unsigned tx_le_req(const struct sk_buff *skb)
1800{
1801 unsigned count;
1802
1803 count = (skb_shinfo(skb)->nr_frags + 1)
1804 * (sizeof(dma_addr_t) / sizeof(u32));
1805
1806 if (skb_is_gso(skb))
1807 ++count;
1808 else if (sizeof(dma_addr_t) == sizeof(u32))
1809 ++count;
1810
1811 if (skb->ip_summed == CHECKSUM_PARTIAL)
1812 ++count;
1813
1814 return count;
1815}
1816
1817static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1818{
1819 if (re->flags & TX_MAP_SINGLE)
1820 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1821 dma_unmap_len(re, maplen),
1822 PCI_DMA_TODEVICE);
1823 else if (re->flags & TX_MAP_PAGE)
1824 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1825 dma_unmap_len(re, maplen),
1826 PCI_DMA_TODEVICE);
1827 re->flags = 0;
1828}
1829
1830
1831
1832
1833
1834
1835
1836static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1837 struct net_device *dev)
1838{
1839 struct sky2_port *sky2 = netdev_priv(dev);
1840 struct sky2_hw *hw = sky2->hw;
1841 struct sky2_tx_le *le = NULL;
1842 struct tx_ring_info *re;
1843 unsigned i, len;
1844 dma_addr_t mapping;
1845 u32 upper;
1846 u16 slot;
1847 u16 mss;
1848 u8 ctrl;
1849
1850 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1851 return NETDEV_TX_BUSY;
1852
1853 len = skb_headlen(skb);
1854 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1855
1856 if (pci_dma_mapping_error(hw->pdev, mapping))
1857 goto mapping_error;
1858
1859 slot = sky2->tx_prod;
1860 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1861 "tx queued, slot %u, len %d\n", slot, skb->len);
1862
1863
1864 upper = upper_32_bits(mapping);
1865 if (upper != sky2->tx_last_upper) {
1866 le = get_tx_le(sky2, &slot);
1867 le->addr = cpu_to_le32(upper);
1868 sky2->tx_last_upper = upper;
1869 le->opcode = OP_ADDR64 | HW_OWNER;
1870 }
1871
1872
1873 mss = skb_shinfo(skb)->gso_size;
1874 if (mss != 0) {
1875
1876 if (!(hw->flags & SKY2_HW_NEW_LE))
1877 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
1878
1879 if (mss != sky2->tx_last_mss) {
1880 le = get_tx_le(sky2, &slot);
1881 le->addr = cpu_to_le32(mss);
1882
1883 if (hw->flags & SKY2_HW_NEW_LE)
1884 le->opcode = OP_MSS | HW_OWNER;
1885 else
1886 le->opcode = OP_LRGLEN | HW_OWNER;
1887 sky2->tx_last_mss = mss;
1888 }
1889 }
1890
1891 ctrl = 0;
1892
1893
1894 if (skb_vlan_tag_present(skb)) {
1895 if (!le) {
1896 le = get_tx_le(sky2, &slot);
1897 le->addr = 0;
1898 le->opcode = OP_VLAN|HW_OWNER;
1899 } else
1900 le->opcode |= OP_VLAN;
1901 le->length = cpu_to_be16(skb_vlan_tag_get(skb));
1902 ctrl |= INS_VLAN;
1903 }
1904
1905
1906 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1907
1908 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1909 ctrl |= CALSUM;
1910 else {
1911 const unsigned offset = skb_transport_offset(skb);
1912 u32 tcpsum;
1913
1914 tcpsum = offset << 16;
1915 tcpsum |= offset + skb->csum_offset;
1916
1917 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1918 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1919 ctrl |= UDPTCP;
1920
1921 if (tcpsum != sky2->tx_tcpsum) {
1922 sky2->tx_tcpsum = tcpsum;
1923
1924 le = get_tx_le(sky2, &slot);
1925 le->addr = cpu_to_le32(tcpsum);
1926 le->length = 0;
1927 le->ctrl = 1;
1928 le->opcode = OP_TCPLISW | HW_OWNER;
1929 }
1930 }
1931 }
1932
1933 re = sky2->tx_ring + slot;
1934 re->flags = TX_MAP_SINGLE;
1935 dma_unmap_addr_set(re, mapaddr, mapping);
1936 dma_unmap_len_set(re, maplen, len);
1937
1938 le = get_tx_le(sky2, &slot);
1939 le->addr = cpu_to_le32(lower_32_bits(mapping));
1940 le->length = cpu_to_le16(len);
1941 le->ctrl = ctrl;
1942 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1943
1944
1945 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1946 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1947
1948 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
1949 skb_frag_size(frag), DMA_TO_DEVICE);
1950
1951 if (dma_mapping_error(&hw->pdev->dev, mapping))
1952 goto mapping_unwind;
1953
1954 upper = upper_32_bits(mapping);
1955 if (upper != sky2->tx_last_upper) {
1956 le = get_tx_le(sky2, &slot);
1957 le->addr = cpu_to_le32(upper);
1958 sky2->tx_last_upper = upper;
1959 le->opcode = OP_ADDR64 | HW_OWNER;
1960 }
1961
1962 re = sky2->tx_ring + slot;
1963 re->flags = TX_MAP_PAGE;
1964 dma_unmap_addr_set(re, mapaddr, mapping);
1965 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
1966
1967 le = get_tx_le(sky2, &slot);
1968 le->addr = cpu_to_le32(lower_32_bits(mapping));
1969 le->length = cpu_to_le16(skb_frag_size(frag));
1970 le->ctrl = ctrl;
1971 le->opcode = OP_BUFFER | HW_OWNER;
1972 }
1973
1974 re->skb = skb;
1975 le->ctrl |= EOP;
1976
1977 sky2->tx_prod = slot;
1978
1979 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1980 netif_stop_queue(dev);
1981
1982 netdev_sent_queue(dev, skb->len);
1983 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1984
1985 return NETDEV_TX_OK;
1986
1987mapping_unwind:
1988 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1989 re = sky2->tx_ring + i;
1990
1991 sky2_tx_unmap(hw->pdev, re);
1992 }
1993
1994mapping_error:
1995 if (net_ratelimit())
1996 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1997 dev_kfree_skb_any(skb);
1998 return NETDEV_TX_OK;
1999}
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
2012{
2013 struct net_device *dev = sky2->netdev;
2014 u16 idx;
2015 unsigned int bytes_compl = 0, pkts_compl = 0;
2016
2017 BUG_ON(done >= sky2->tx_ring_size);
2018
2019 for (idx = sky2->tx_cons; idx != done;
2020 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
2021 struct tx_ring_info *re = sky2->tx_ring + idx;
2022 struct sk_buff *skb = re->skb;
2023
2024 sky2_tx_unmap(sky2->hw->pdev, re);
2025
2026 if (skb) {
2027 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2028 "tx done %u\n", idx);
2029
2030 pkts_compl++;
2031 bytes_compl += skb->len;
2032
2033 re->skb = NULL;
2034 dev_kfree_skb_any(skb);
2035
2036 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
2037 }
2038 }
2039
2040 sky2->tx_cons = idx;
2041 smp_mb();
2042
2043 netdev_completed_queue(dev, pkts_compl, bytes_compl);
2044
2045 u64_stats_update_begin(&sky2->tx_stats.syncp);
2046 sky2->tx_stats.packets += pkts_compl;
2047 sky2->tx_stats.bytes += bytes_compl;
2048 u64_stats_update_end(&sky2->tx_stats.syncp);
2049}
2050
2051static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
2052{
2053
2054 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2055 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2056
2057
2058 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2059 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2060
2061
2062 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2063 BMU_RST_SET | BMU_FIFO_RST);
2064
2065
2066 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2067 PREF_UNIT_RST_SET);
2068
2069 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2070 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2071
2072 sky2_read32(hw, B0_CTST);
2073}
2074
2075static void sky2_hw_down(struct sky2_port *sky2)
2076{
2077 struct sky2_hw *hw = sky2->hw;
2078 unsigned port = sky2->port;
2079 u16 ctrl;
2080
2081
2082 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2083
2084
2085 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2086 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2087
2088 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2089 RB_RST_SET | RB_DIS_OP_MD);
2090
2091 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2092 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
2093 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2094
2095 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2096
2097
2098 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2099 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
2100 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2101
2102 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2103
2104
2105 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2106 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2107 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2108 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2109
2110 sky2_rx_stop(sky2);
2111
2112 spin_lock_bh(&sky2->phy_lock);
2113 sky2_phy_power_down(hw, port);
2114 spin_unlock_bh(&sky2->phy_lock);
2115
2116 sky2_tx_reset(hw, port);
2117
2118
2119 sky2_tx_complete(sky2, sky2->tx_prod);
2120}
2121
2122
2123static int sky2_close(struct net_device *dev)
2124{
2125 struct sky2_port *sky2 = netdev_priv(dev);
2126 struct sky2_hw *hw = sky2->hw;
2127
2128
2129 if (!sky2->tx_le)
2130 return 0;
2131
2132 netif_info(sky2, ifdown, dev, "disabling interface\n");
2133
2134 if (hw->ports == 1) {
2135 sky2_write32(hw, B0_IMSK, 0);
2136 sky2_read32(hw, B0_IMSK);
2137
2138 napi_disable(&hw->napi);
2139 free_irq(hw->pdev->irq, hw);
2140 hw->flags &= ~SKY2_HW_IRQ_SETUP;
2141 } else {
2142 u32 imask;
2143
2144
2145 imask = sky2_read32(hw, B0_IMSK);
2146 imask &= ~portirq_msk[sky2->port];
2147 sky2_write32(hw, B0_IMSK, imask);
2148 sky2_read32(hw, B0_IMSK);
2149
2150 synchronize_irq(hw->pdev->irq);
2151 napi_synchronize(&hw->napi);
2152 }
2153
2154 sky2_hw_down(sky2);
2155
2156 sky2_free_buffers(sky2);
2157
2158 return 0;
2159}
2160
2161static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2162{
2163 if (hw->flags & SKY2_HW_FIBRE_PHY)
2164 return SPEED_1000;
2165
2166 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2167 if (aux & PHY_M_PS_SPEED_100)
2168 return SPEED_100;
2169 else
2170 return SPEED_10;
2171 }
2172
2173 switch (aux & PHY_M_PS_SPEED_MSK) {
2174 case PHY_M_PS_SPEED_1000:
2175 return SPEED_1000;
2176 case PHY_M_PS_SPEED_100:
2177 return SPEED_100;
2178 default:
2179 return SPEED_10;
2180 }
2181}
2182
2183static void sky2_link_up(struct sky2_port *sky2)
2184{
2185 struct sky2_hw *hw = sky2->hw;
2186 unsigned port = sky2->port;
2187 static const char *fc_name[] = {
2188 [FC_NONE] = "none",
2189 [FC_TX] = "tx",
2190 [FC_RX] = "rx",
2191 [FC_BOTH] = "both",
2192 };
2193
2194 sky2_set_ipg(sky2);
2195
2196 sky2_enable_rx_tx(sky2);
2197
2198 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2199
2200 netif_carrier_on(sky2->netdev);
2201
2202 mod_timer(&hw->watchdog_timer, jiffies + 1);
2203
2204
2205 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2206 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2207
2208 netif_info(sky2, link, sky2->netdev,
2209 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2210 sky2->speed,
2211 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2212 fc_name[sky2->flow_status]);
2213}
2214
2215static void sky2_link_down(struct sky2_port *sky2)
2216{
2217 struct sky2_hw *hw = sky2->hw;
2218 unsigned port = sky2->port;
2219 u16 reg;
2220
2221 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2222
2223 reg = gma_read16(hw, port, GM_GP_CTRL);
2224 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2225 gma_write16(hw, port, GM_GP_CTRL, reg);
2226
2227 netif_carrier_off(sky2->netdev);
2228
2229
2230 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2231
2232 netif_info(sky2, link, sky2->netdev, "Link is down\n");
2233
2234 sky2_phy_init(hw, port);
2235}
2236
2237static enum flow_control sky2_flow(int rx, int tx)
2238{
2239 if (rx)
2240 return tx ? FC_BOTH : FC_RX;
2241 else
2242 return tx ? FC_TX : FC_NONE;
2243}
2244
2245static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2246{
2247 struct sky2_hw *hw = sky2->hw;
2248 unsigned port = sky2->port;
2249 u16 advert, lpa;
2250
2251 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2252 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
2253 if (lpa & PHY_M_AN_RF) {
2254 netdev_err(sky2->netdev, "remote fault\n");
2255 return -1;
2256 }
2257
2258 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2259 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
2260 return -1;
2261 }
2262
2263 sky2->speed = sky2_phy_speed(hw, aux);
2264 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2265
2266
2267
2268
2269 if (hw->flags & SKY2_HW_FIBRE_PHY) {
2270
2271 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2272 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
2273
2274 if (advert & ADVERTISE_1000XPAUSE)
2275 advert |= ADVERTISE_PAUSE_CAP;
2276 if (advert & ADVERTISE_1000XPSE_ASYM)
2277 advert |= ADVERTISE_PAUSE_ASYM;
2278 if (lpa & LPA_1000XPAUSE)
2279 lpa |= LPA_PAUSE_CAP;
2280 if (lpa & LPA_1000XPAUSE_ASYM)
2281 lpa |= LPA_PAUSE_ASYM;
2282 }
2283
2284 sky2->flow_status = FC_NONE;
2285 if (advert & ADVERTISE_PAUSE_CAP) {
2286 if (lpa & LPA_PAUSE_CAP)
2287 sky2->flow_status = FC_BOTH;
2288 else if (advert & ADVERTISE_PAUSE_ASYM)
2289 sky2->flow_status = FC_RX;
2290 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2291 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2292 sky2->flow_status = FC_TX;
2293 }
2294
2295 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2296 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2297 sky2->flow_status = FC_NONE;
2298
2299 if (sky2->flow_status & FC_TX)
2300 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2301 else
2302 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2303
2304 return 0;
2305}
2306
2307
2308static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2309{
2310 struct net_device *dev = hw->dev[port];
2311 struct sky2_port *sky2 = netdev_priv(dev);
2312 u16 istatus, phystat;
2313
2314 if (!netif_running(dev))
2315 return;
2316
2317 spin_lock(&sky2->phy_lock);
2318 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2319 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2320
2321 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2322 istatus, phystat);
2323
2324 if (istatus & PHY_M_IS_AN_COMPL) {
2325 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2326 !netif_carrier_ok(dev))
2327 sky2_link_up(sky2);
2328 goto out;
2329 }
2330
2331 if (istatus & PHY_M_IS_LSP_CHANGE)
2332 sky2->speed = sky2_phy_speed(hw, phystat);
2333
2334 if (istatus & PHY_M_IS_DUP_CHANGE)
2335 sky2->duplex =
2336 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2337
2338 if (istatus & PHY_M_IS_LST_CHANGE) {
2339 if (phystat & PHY_M_PS_LINK_UP)
2340 sky2_link_up(sky2);
2341 else
2342 sky2_link_down(sky2);
2343 }
2344out:
2345 spin_unlock(&sky2->phy_lock);
2346}
2347
2348
2349static void sky2_qlink_intr(struct sky2_hw *hw)
2350{
2351 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2352 u32 imask;
2353 u16 phy;
2354
2355
2356 imask = sky2_read32(hw, B0_IMSK);
2357 imask &= ~Y2_IS_PHY_QLNK;
2358 sky2_write32(hw, B0_IMSK, imask);
2359
2360
2361 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2362 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2363 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2364 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2365
2366 sky2_link_up(sky2);
2367}
2368
2369
2370
2371
2372static void sky2_tx_timeout(struct net_device *dev, unsigned int txqueue)
2373{
2374 struct sky2_port *sky2 = netdev_priv(dev);
2375 struct sky2_hw *hw = sky2->hw;
2376
2377 netif_err(sky2, timer, dev, "tx timeout\n");
2378
2379 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2380 sky2->tx_cons, sky2->tx_prod,
2381 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2382 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2383
2384
2385 schedule_work(&hw->restart_work);
2386}
2387
2388static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2389{
2390 struct sky2_port *sky2 = netdev_priv(dev);
2391 struct sky2_hw *hw = sky2->hw;
2392 unsigned port = sky2->port;
2393 int err;
2394 u16 ctl, mode;
2395 u32 imask;
2396
2397 if (!netif_running(dev)) {
2398 dev->mtu = new_mtu;
2399 netdev_update_features(dev);
2400 return 0;
2401 }
2402
2403 imask = sky2_read32(hw, B0_IMSK);
2404 sky2_write32(hw, B0_IMSK, 0);
2405 sky2_read32(hw, B0_IMSK);
2406
2407 netif_trans_update(dev);
2408 napi_disable(&hw->napi);
2409 netif_tx_disable(dev);
2410
2411 synchronize_irq(hw->pdev->irq);
2412
2413 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2414 sky2_set_tx_stfwd(hw, port);
2415
2416 ctl = gma_read16(hw, port, GM_GP_CTRL);
2417 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2418 sky2_rx_stop(sky2);
2419 sky2_rx_clean(sky2);
2420
2421 dev->mtu = new_mtu;
2422 netdev_update_features(dev);
2423
2424 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2425 if (sky2->speed > SPEED_100)
2426 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2427 else
2428 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
2429
2430 if (dev->mtu > ETH_DATA_LEN)
2431 mode |= GM_SMOD_JUMBO_ENA;
2432
2433 gma_write16(hw, port, GM_SERIAL_MODE, mode);
2434
2435 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2436
2437 err = sky2_alloc_rx_skbs(sky2);
2438 if (!err)
2439 sky2_rx_start(sky2);
2440 else
2441 sky2_rx_clean(sky2);
2442 sky2_write32(hw, B0_IMSK, imask);
2443
2444 sky2_read32(hw, B0_Y2_SP_LISR);
2445 napi_enable(&hw->napi);
2446
2447 if (err)
2448 dev_close(dev);
2449 else {
2450 gma_write16(hw, port, GM_GP_CTRL, ctl);
2451
2452 netif_wake_queue(dev);
2453 }
2454
2455 return err;
2456}
2457
2458static inline bool needs_copy(const struct rx_ring_info *re,
2459 unsigned length)
2460{
2461#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2462
2463 if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2464 return true;
2465#endif
2466 return length < copybreak;
2467}
2468
2469
2470static struct sk_buff *receive_copy(struct sky2_port *sky2,
2471 const struct rx_ring_info *re,
2472 unsigned length)
2473{
2474 struct sk_buff *skb;
2475
2476 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2477 if (likely(skb)) {
2478 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2479 length, PCI_DMA_FROMDEVICE);
2480 skb_copy_from_linear_data(re->skb, skb->data, length);
2481 skb->ip_summed = re->skb->ip_summed;
2482 skb->csum = re->skb->csum;
2483 skb_copy_hash(skb, re->skb);
2484 skb->vlan_proto = re->skb->vlan_proto;
2485 skb->vlan_tci = re->skb->vlan_tci;
2486
2487 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2488 length, PCI_DMA_FROMDEVICE);
2489 re->skb->vlan_proto = 0;
2490 re->skb->vlan_tci = 0;
2491 skb_clear_hash(re->skb);
2492 re->skb->ip_summed = CHECKSUM_NONE;
2493 skb_put(skb, length);
2494 }
2495 return skb;
2496}
2497
2498
2499static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2500 unsigned int length)
2501{
2502 int i, num_frags;
2503 unsigned int size;
2504
2505
2506 size = min(length, hdr_space);
2507 skb->tail += size;
2508 skb->len += size;
2509 length -= size;
2510
2511 num_frags = skb_shinfo(skb)->nr_frags;
2512 for (i = 0; i < num_frags; i++) {
2513 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2514
2515 if (length == 0) {
2516
2517 __skb_frag_unref(frag);
2518 --skb_shinfo(skb)->nr_frags;
2519 } else {
2520 size = min(length, (unsigned) PAGE_SIZE);
2521
2522 skb_frag_size_set(frag, size);
2523 skb->data_len += size;
2524 skb->truesize += PAGE_SIZE;
2525 skb->len += size;
2526 length -= size;
2527 }
2528 }
2529}
2530
2531
2532static struct sk_buff *receive_new(struct sky2_port *sky2,
2533 struct rx_ring_info *re,
2534 unsigned int length)
2535{
2536 struct sk_buff *skb;
2537 struct rx_ring_info nre;
2538 unsigned hdr_space = sky2->rx_data_size;
2539
2540 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
2541 if (unlikely(!nre.skb))
2542 goto nobuf;
2543
2544 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2545 goto nomap;
2546
2547 skb = re->skb;
2548 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2549 prefetch(skb->data);
2550 *re = nre;
2551
2552 if (skb_shinfo(skb)->nr_frags)
2553 skb_put_frags(skb, hdr_space, length);
2554 else
2555 skb_put(skb, length);
2556 return skb;
2557
2558nomap:
2559 dev_kfree_skb(nre.skb);
2560nobuf:
2561 return NULL;
2562}
2563
2564
2565
2566
2567
2568static struct sk_buff *sky2_receive(struct net_device *dev,
2569 u16 length, u32 status)
2570{
2571 struct sky2_port *sky2 = netdev_priv(dev);
2572 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2573 struct sk_buff *skb = NULL;
2574 u16 count = (status & GMR_FS_LEN) >> 16;
2575
2576 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2577 "rx slot %u status 0x%x len %d\n",
2578 sky2->rx_next, status, length);
2579
2580 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
2581 prefetch(sky2->rx_ring + sky2->rx_next);
2582
2583 if (skb_vlan_tag_present(re->skb))
2584 count -= VLAN_HLEN;
2585
2586
2587
2588
2589
2590 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2591 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2592 length != count)
2593 goto okay;
2594
2595 if (status & GMR_FS_ANY_ERR)
2596 goto error;
2597
2598 if (!(status & GMR_FS_RX_OK))
2599 goto resubmit;
2600
2601
2602 if (length != count)
2603 goto error;
2604
2605okay:
2606 if (needs_copy(re, length))
2607 skb = receive_copy(sky2, re, length);
2608 else
2609 skb = receive_new(sky2, re, length);
2610
2611 dev->stats.rx_dropped += (skb == NULL);
2612
2613resubmit:
2614 sky2_rx_submit(sky2, re);
2615
2616 return skb;
2617
2618error:
2619 ++dev->stats.rx_errors;
2620
2621 if (net_ratelimit())
2622 netif_info(sky2, rx_err, dev,
2623 "rx error, status 0x%x length %d\n", status, length);
2624
2625 goto resubmit;
2626}
2627
2628
2629static inline void sky2_tx_done(struct net_device *dev, u16 last)
2630{
2631 struct sky2_port *sky2 = netdev_priv(dev);
2632
2633 if (netif_running(dev)) {
2634 sky2_tx_complete(sky2, last);
2635
2636
2637 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2638 netif_wake_queue(dev);
2639 }
2640}
2641
2642static inline void sky2_skb_rx(const struct sky2_port *sky2,
2643 struct sk_buff *skb)
2644{
2645 if (skb->ip_summed == CHECKSUM_NONE)
2646 netif_receive_skb(skb);
2647 else
2648 napi_gro_receive(&sky2->hw->napi, skb);
2649}
2650
2651static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2652 unsigned packets, unsigned bytes)
2653{
2654 struct net_device *dev = hw->dev[port];
2655 struct sky2_port *sky2 = netdev_priv(dev);
2656
2657 if (packets == 0)
2658 return;
2659
2660 u64_stats_update_begin(&sky2->rx_stats.syncp);
2661 sky2->rx_stats.packets += packets;
2662 sky2->rx_stats.bytes += bytes;
2663 u64_stats_update_end(&sky2->rx_stats.syncp);
2664
2665 sky2->last_rx = jiffies;
2666 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2667}
2668
2669static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2670{
2671
2672 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2673
2674
2675
2676
2677
2678
2679 if (likely((u16)(status >> 16) == (u16)status)) {
2680 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2681 skb->ip_summed = CHECKSUM_COMPLETE;
2682 skb->csum = le16_to_cpu(status);
2683 } else {
2684 dev_notice(&sky2->hw->pdev->dev,
2685 "%s: receive checksum problem (status = %#x)\n",
2686 sky2->netdev->name, status);
2687
2688
2689
2690
2691
2692 sky2->netdev->features &= ~NETIF_F_RXCSUM;
2693 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2694 BMU_DIS_RX_CHKSUM);
2695 }
2696}
2697
2698static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2699{
2700 struct sk_buff *skb;
2701
2702 skb = sky2->rx_ring[sky2->rx_next].skb;
2703 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
2704}
2705
2706static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2707{
2708 struct sk_buff *skb;
2709
2710 skb = sky2->rx_ring[sky2->rx_next].skb;
2711 skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
2712}
2713
2714
2715static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2716{
2717 int work_done = 0;
2718 unsigned int total_bytes[2] = { 0 };
2719 unsigned int total_packets[2] = { 0 };
2720
2721 if (to_do <= 0)
2722 return work_done;
2723
2724 rmb();
2725 do {
2726 struct sky2_port *sky2;
2727 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2728 unsigned port;
2729 struct net_device *dev;
2730 struct sk_buff *skb;
2731 u32 status;
2732 u16 length;
2733 u8 opcode = le->opcode;
2734
2735 if (!(opcode & HW_OWNER))
2736 break;
2737
2738 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
2739
2740 port = le->css & CSS_LINK_BIT;
2741 dev = hw->dev[port];
2742 sky2 = netdev_priv(dev);
2743 length = le16_to_cpu(le->length);
2744 status = le32_to_cpu(le->status);
2745
2746 le->opcode = 0;
2747 switch (opcode & ~HW_OWNER) {
2748 case OP_RXSTAT:
2749 total_packets[port]++;
2750 total_bytes[port] += length;
2751
2752 skb = sky2_receive(dev, length, status);
2753 if (!skb)
2754 break;
2755
2756
2757 if (hw->flags & SKY2_HW_NEW_LE) {
2758 if ((dev->features & NETIF_F_RXCSUM) &&
2759 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2760 (le->css & CSS_TCPUDPCSOK))
2761 skb->ip_summed = CHECKSUM_UNNECESSARY;
2762 else
2763 skb->ip_summed = CHECKSUM_NONE;
2764 }
2765
2766 skb->protocol = eth_type_trans(skb, dev);
2767 sky2_skb_rx(sky2, skb);
2768
2769
2770 if (++work_done >= to_do)
2771 goto exit_loop;
2772 break;
2773
2774 case OP_RXVLAN:
2775 sky2_rx_tag(sky2, length);
2776 break;
2777
2778 case OP_RXCHKSVLAN:
2779 sky2_rx_tag(sky2, length);
2780
2781 case OP_RXCHKS:
2782 if (likely(dev->features & NETIF_F_RXCSUM))
2783 sky2_rx_checksum(sky2, status);
2784 break;
2785
2786 case OP_RSS_HASH:
2787 sky2_rx_hash(sky2, status);
2788 break;
2789
2790 case OP_TXINDEXLE:
2791
2792 sky2_tx_done(hw->dev[0], status & 0xfff);
2793 if (hw->dev[1])
2794 sky2_tx_done(hw->dev[1],
2795 ((status >> 24) & 0xff)
2796 | (u16)(length & 0xf) << 8);
2797 break;
2798
2799 default:
2800 if (net_ratelimit())
2801 pr_warn("unknown status opcode 0x%x\n", opcode);
2802 }
2803 } while (hw->st_idx != idx);
2804
2805
2806 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2807
2808exit_loop:
2809 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2810 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2811
2812 return work_done;
2813}
2814
2815static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2816{
2817 struct net_device *dev = hw->dev[port];
2818
2819 if (net_ratelimit())
2820 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
2821
2822 if (status & Y2_IS_PAR_RD1) {
2823 if (net_ratelimit())
2824 netdev_err(dev, "ram data read parity error\n");
2825
2826 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2827 }
2828
2829 if (status & Y2_IS_PAR_WR1) {
2830 if (net_ratelimit())
2831 netdev_err(dev, "ram data write parity error\n");
2832
2833 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2834 }
2835
2836 if (status & Y2_IS_PAR_MAC1) {
2837 if (net_ratelimit())
2838 netdev_err(dev, "MAC parity error\n");
2839 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2840 }
2841
2842 if (status & Y2_IS_PAR_RX1) {
2843 if (net_ratelimit())
2844 netdev_err(dev, "RX parity error\n");
2845 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2846 }
2847
2848 if (status & Y2_IS_TCP_TXA1) {
2849 if (net_ratelimit())
2850 netdev_err(dev, "TCP segmentation error\n");
2851 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2852 }
2853}
2854
2855static void sky2_hw_intr(struct sky2_hw *hw)
2856{
2857 struct pci_dev *pdev = hw->pdev;
2858 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2859 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2860
2861 status &= hwmsk;
2862
2863 if (status & Y2_IS_TIST_OV)
2864 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2865
2866 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
2867 u16 pci_err;
2868
2869 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2870 pci_err = sky2_pci_read16(hw, PCI_STATUS);
2871 if (net_ratelimit())
2872 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2873 pci_err);
2874
2875 sky2_pci_write16(hw, PCI_STATUS,
2876 pci_err | PCI_STATUS_ERROR_BITS);
2877 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2878 }
2879
2880 if (status & Y2_IS_PCI_EXP) {
2881
2882 u32 err;
2883
2884 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2885 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2886 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2887 0xfffffffful);
2888 if (net_ratelimit())
2889 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2890
2891 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2892 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2893 }
2894
2895 if (status & Y2_HWE_L1_MASK)
2896 sky2_hw_error(hw, 0, status);
2897 status >>= 8;
2898 if (status & Y2_HWE_L1_MASK)
2899 sky2_hw_error(hw, 1, status);
2900}
2901
2902static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2903{
2904 struct net_device *dev = hw->dev[port];
2905 struct sky2_port *sky2 = netdev_priv(dev);
2906 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2907
2908 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
2909
2910 if (status & GM_IS_RX_CO_OV)
2911 gma_read16(hw, port, GM_RX_IRQ_SRC);
2912
2913 if (status & GM_IS_TX_CO_OV)
2914 gma_read16(hw, port, GM_TX_IRQ_SRC);
2915
2916 if (status & GM_IS_RX_FF_OR) {
2917 ++dev->stats.rx_fifo_errors;
2918 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2919 }
2920
2921 if (status & GM_IS_TX_FF_UR) {
2922 ++dev->stats.tx_fifo_errors;
2923 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2924 }
2925}
2926
2927
2928static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2929{
2930 struct net_device *dev = hw->dev[port];
2931 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2932
2933 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
2934 dev->name, (unsigned) q, (unsigned) idx,
2935 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2936
2937 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2938}
2939
2940static int sky2_rx_hung(struct net_device *dev)
2941{
2942 struct sky2_port *sky2 = netdev_priv(dev);
2943 struct sky2_hw *hw = sky2->hw;
2944 unsigned port = sky2->port;
2945 unsigned rxq = rxqaddr[port];
2946 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2947 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2948 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2949 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2950
2951
2952 if (sky2->check.last == sky2->last_rx &&
2953 ((mac_rp == sky2->check.mac_rp &&
2954 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2955
2956 (fifo_rp == sky2->check.fifo_rp &&
2957 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2958 netdev_printk(KERN_DEBUG, dev,
2959 "hung mac %d:%d fifo %d (%d:%d)\n",
2960 mac_lev, mac_rp, fifo_lev,
2961 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2962 return 1;
2963 } else {
2964 sky2->check.last = sky2->last_rx;
2965 sky2->check.mac_rp = mac_rp;
2966 sky2->check.mac_lev = mac_lev;
2967 sky2->check.fifo_rp = fifo_rp;
2968 sky2->check.fifo_lev = fifo_lev;
2969 return 0;
2970 }
2971}
2972
2973static void sky2_watchdog(struct timer_list *t)
2974{
2975 struct sky2_hw *hw = from_timer(hw, t, watchdog_timer);
2976
2977
2978 if (sky2_read32(hw, B0_ISRC)) {
2979 napi_schedule(&hw->napi);
2980 } else {
2981 int i, active = 0;
2982
2983 for (i = 0; i < hw->ports; i++) {
2984 struct net_device *dev = hw->dev[i];
2985 if (!netif_running(dev))
2986 continue;
2987 ++active;
2988
2989
2990 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
2991 sky2_rx_hung(dev)) {
2992 netdev_info(dev, "receiver hang detected\n");
2993 schedule_work(&hw->restart_work);
2994 return;
2995 }
2996 }
2997
2998 if (active == 0)
2999 return;
3000 }
3001
3002 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
3003}
3004
3005
3006static void sky2_err_intr(struct sky2_hw *hw, u32 status)
3007{
3008 if (net_ratelimit())
3009 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
3010
3011 if (status & Y2_IS_HW_ERR)
3012 sky2_hw_intr(hw);
3013
3014 if (status & Y2_IS_IRQ_MAC1)
3015 sky2_mac_intr(hw, 0);
3016
3017 if (status & Y2_IS_IRQ_MAC2)
3018 sky2_mac_intr(hw, 1);
3019
3020 if (status & Y2_IS_CHK_RX1)
3021 sky2_le_error(hw, 0, Q_R1);
3022
3023 if (status & Y2_IS_CHK_RX2)
3024 sky2_le_error(hw, 1, Q_R2);
3025
3026 if (status & Y2_IS_CHK_TXA1)
3027 sky2_le_error(hw, 0, Q_XA1);
3028
3029 if (status & Y2_IS_CHK_TXA2)
3030 sky2_le_error(hw, 1, Q_XA2);
3031}
3032
3033static int sky2_poll(struct napi_struct *napi, int work_limit)
3034{
3035 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
3036 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
3037 int work_done = 0;
3038 u16 idx;
3039
3040 if (unlikely(status & Y2_IS_ERROR))
3041 sky2_err_intr(hw, status);
3042
3043 if (status & Y2_IS_IRQ_PHY1)
3044 sky2_phy_intr(hw, 0);
3045
3046 if (status & Y2_IS_IRQ_PHY2)
3047 sky2_phy_intr(hw, 1);
3048
3049 if (status & Y2_IS_PHY_QLNK)
3050 sky2_qlink_intr(hw);
3051
3052 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3053 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
3054
3055 if (work_done >= work_limit)
3056 goto done;
3057 }
3058
3059 napi_complete_done(napi, work_done);
3060 sky2_read32(hw, B0_Y2_SP_LISR);
3061done:
3062
3063 return work_done;
3064}
3065
3066static irqreturn_t sky2_intr(int irq, void *dev_id)
3067{
3068 struct sky2_hw *hw = dev_id;
3069 u32 status;
3070
3071
3072 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3073 if (status == 0 || status == ~0) {
3074 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3075 return IRQ_NONE;
3076 }
3077
3078 prefetch(&hw->st_le[hw->st_idx]);
3079
3080 napi_schedule(&hw->napi);
3081
3082 return IRQ_HANDLED;
3083}
3084
3085#ifdef CONFIG_NET_POLL_CONTROLLER
3086static void sky2_netpoll(struct net_device *dev)
3087{
3088 struct sky2_port *sky2 = netdev_priv(dev);
3089
3090 napi_schedule(&sky2->hw->napi);
3091}
3092#endif
3093
3094
3095static u32 sky2_mhz(const struct sky2_hw *hw)
3096{
3097 switch (hw->chip_id) {
3098 case CHIP_ID_YUKON_EC:
3099 case CHIP_ID_YUKON_EC_U:
3100 case CHIP_ID_YUKON_EX:
3101 case CHIP_ID_YUKON_SUPR:
3102 case CHIP_ID_YUKON_UL_2:
3103 case CHIP_ID_YUKON_OPT:
3104 case CHIP_ID_YUKON_PRM:
3105 case CHIP_ID_YUKON_OP_2:
3106 return 125;
3107
3108 case CHIP_ID_YUKON_FE:
3109 return 100;
3110
3111 case CHIP_ID_YUKON_FE_P:
3112 return 50;
3113
3114 case CHIP_ID_YUKON_XL:
3115 return 156;
3116
3117 default:
3118 BUG();
3119 }
3120}
3121
3122static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3123{
3124 return sky2_mhz(hw) * us;
3125}
3126
3127static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3128{
3129 return clk / sky2_mhz(hw);
3130}
3131
3132
3133static int sky2_init(struct sky2_hw *hw)
3134{
3135 u8 t8;
3136
3137
3138 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
3139
3140 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3141
3142 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
3143 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3144
3145 switch (hw->chip_id) {
3146 case CHIP_ID_YUKON_XL:
3147 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
3148 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3149 hw->flags |= SKY2_HW_RSS_BROKEN;
3150 break;
3151
3152 case CHIP_ID_YUKON_EC_U:
3153 hw->flags = SKY2_HW_GIGABIT
3154 | SKY2_HW_NEWER_PHY
3155 | SKY2_HW_ADV_POWER_CTL;
3156 break;
3157
3158 case CHIP_ID_YUKON_EX:
3159 hw->flags = SKY2_HW_GIGABIT
3160 | SKY2_HW_NEWER_PHY
3161 | SKY2_HW_NEW_LE
3162 | SKY2_HW_ADV_POWER_CTL
3163 | SKY2_HW_RSS_CHKSUM;
3164
3165
3166 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3167 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3168 break;
3169
3170 case CHIP_ID_YUKON_EC:
3171
3172 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3173 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3174 return -EOPNOTSUPP;
3175 }
3176 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
3177 break;
3178
3179 case CHIP_ID_YUKON_FE:
3180 hw->flags = SKY2_HW_RSS_BROKEN;
3181 break;
3182
3183 case CHIP_ID_YUKON_FE_P:
3184 hw->flags = SKY2_HW_NEWER_PHY
3185 | SKY2_HW_NEW_LE
3186 | SKY2_HW_AUTO_TX_SUM
3187 | SKY2_HW_ADV_POWER_CTL;
3188
3189
3190 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
3191 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
3192 break;
3193
3194 case CHIP_ID_YUKON_SUPR:
3195 hw->flags = SKY2_HW_GIGABIT
3196 | SKY2_HW_NEWER_PHY
3197 | SKY2_HW_NEW_LE
3198 | SKY2_HW_AUTO_TX_SUM
3199 | SKY2_HW_ADV_POWER_CTL;
3200
3201 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3202 hw->flags |= SKY2_HW_RSS_CHKSUM;
3203 break;
3204
3205 case CHIP_ID_YUKON_UL_2:
3206 hw->flags = SKY2_HW_GIGABIT
3207 | SKY2_HW_ADV_POWER_CTL;
3208 break;
3209
3210 case CHIP_ID_YUKON_OPT:
3211 case CHIP_ID_YUKON_PRM:
3212 case CHIP_ID_YUKON_OP_2:
3213 hw->flags = SKY2_HW_GIGABIT
3214 | SKY2_HW_NEW_LE
3215 | SKY2_HW_ADV_POWER_CTL;
3216 break;
3217
3218 default:
3219 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3220 hw->chip_id);
3221 return -EOPNOTSUPP;
3222 }
3223
3224 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
3225 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3226 hw->flags |= SKY2_HW_FIBRE_PHY;
3227
3228 hw->ports = 1;
3229 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3230 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3231 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3232 ++hw->ports;
3233 }
3234
3235 if (sky2_read8(hw, B2_E_0))
3236 hw->flags |= SKY2_HW_RAM_BUFFER;
3237
3238 return 0;
3239}
3240
3241static void sky2_reset(struct sky2_hw *hw)
3242{
3243 struct pci_dev *pdev = hw->pdev;
3244 u16 status;
3245 int i;
3246 u32 hwe_mask = Y2_HWE_ALL_MASK;
3247
3248
3249 if (hw->chip_id == CHIP_ID_YUKON_EX
3250 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3251 sky2_write32(hw, CPU_WDOG, 0);
3252 status = sky2_read16(hw, HCU_CCSR);
3253 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3254 HCU_CCSR_UC_STATE_MSK);
3255
3256
3257
3258
3259
3260 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3261 sky2_write16(hw, HCU_CCSR, status);
3262 sky2_write32(hw, CPU_WDOG, 0);
3263 } else
3264 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3265 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3266
3267
3268 sky2_write8(hw, B0_CTST, CS_RST_SET);
3269 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3270
3271
3272 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3273
3274
3275 status = sky2_pci_read16(hw, PCI_STATUS);
3276 status |= PCI_STATUS_ERROR_BITS;
3277 sky2_pci_write16(hw, PCI_STATUS, status);
3278
3279 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3280
3281 if (pci_is_pcie(pdev)) {
3282 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3283 0xfffffffful);
3284
3285
3286 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3287 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
3288 else
3289 hwe_mask |= Y2_IS_PCI_EXP;
3290 }
3291
3292 sky2_power_on(hw);
3293 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3294
3295 for (i = 0; i < hw->ports; i++) {
3296 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3297 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3298
3299 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3300 hw->chip_id == CHIP_ID_YUKON_SUPR)
3301 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3302 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3303 | GMC_BYP_RETR_ON);
3304
3305 }
3306
3307 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3308
3309 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3310 }
3311
3312 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3313 hw->chip_id == CHIP_ID_YUKON_PRM ||
3314 hw->chip_id == CHIP_ID_YUKON_OP_2) {
3315 u16 reg;
3316
3317 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
3318
3319 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3320
3321
3322 reg = 10;
3323
3324
3325 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3326 } else {
3327
3328 reg = 3;
3329 }
3330
3331 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3332 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
3333
3334
3335 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3336 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3337
3338
3339 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3340 if (reg & PCI_EXP_LNKCTL_ASPMC)
3341
3342 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3343 reg);
3344
3345 if (hw->chip_id == CHIP_ID_YUKON_PRM &&
3346 hw->chip_rev == CHIP_REV_YU_PRM_A0) {
3347
3348 reg = sky2_read16(hw, GPHY_CTRL);
3349 sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
3350
3351
3352 reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
3353 sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
3354 }
3355
3356 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3357
3358
3359 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3360 }
3361
3362
3363 sky2_write32(hw, B2_I2C_IRQ, 1);
3364
3365
3366 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3367 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3368
3369
3370 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3371
3372
3373 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
3374 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3375
3376
3377 for (i = 0; i < hw->ports; i++)
3378 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3379
3380
3381 for (i = 0; i < hw->ports; i++) {
3382 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3383
3384 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3385 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3386 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3387 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3388 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3389 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3390 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3391 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3392 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3393 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3394 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3395 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3396 }
3397
3398 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3399
3400 for (i = 0; i < hw->ports; i++)
3401 sky2_gmac_reset(hw, i);
3402
3403 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
3404 hw->st_idx = 0;
3405
3406 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3407 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3408
3409 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
3410 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3411
3412
3413 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
3414
3415 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3416 sky2_write8(hw, STAT_FIFO_WM, 16);
3417
3418
3419 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3420 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3421 else
3422 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3423
3424 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3425 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3426 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3427
3428
3429 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3430
3431 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3432 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3433 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3434}
3435
3436
3437
3438
3439
3440static void sky2_detach(struct net_device *dev)
3441{
3442 if (netif_running(dev)) {
3443 netif_tx_lock(dev);
3444 netif_device_detach(dev);
3445 netif_tx_unlock(dev);
3446 sky2_close(dev);
3447 }
3448}
3449
3450
3451static int sky2_reattach(struct net_device *dev)
3452{
3453 int err = 0;
3454
3455 if (netif_running(dev)) {
3456 err = sky2_open(dev);
3457 if (err) {
3458 netdev_info(dev, "could not restart %d\n", err);
3459 dev_close(dev);
3460 } else {
3461 netif_device_attach(dev);
3462 sky2_set_multicast(dev);
3463 }
3464 }
3465
3466 return err;
3467}
3468
3469static void sky2_all_down(struct sky2_hw *hw)
3470{
3471 int i;
3472
3473 if (hw->flags & SKY2_HW_IRQ_SETUP) {
3474 sky2_write32(hw, B0_IMSK, 0);
3475 sky2_read32(hw, B0_IMSK);
3476
3477 synchronize_irq(hw->pdev->irq);
3478 napi_disable(&hw->napi);
3479 }
3480
3481 for (i = 0; i < hw->ports; i++) {
3482 struct net_device *dev = hw->dev[i];
3483 struct sky2_port *sky2 = netdev_priv(dev);
3484
3485 if (!netif_running(dev))
3486 continue;
3487
3488 netif_carrier_off(dev);
3489 netif_tx_disable(dev);
3490 sky2_hw_down(sky2);
3491 }
3492}
3493
3494static void sky2_all_up(struct sky2_hw *hw)
3495{
3496 u32 imask = Y2_IS_BASE;
3497 int i;
3498
3499 for (i = 0; i < hw->ports; i++) {
3500 struct net_device *dev = hw->dev[i];
3501 struct sky2_port *sky2 = netdev_priv(dev);
3502
3503 if (!netif_running(dev))
3504 continue;
3505
3506 sky2_hw_up(sky2);
3507 sky2_set_multicast(dev);
3508 imask |= portirq_msk[i];
3509 netif_wake_queue(dev);
3510 }
3511
3512 if (hw->flags & SKY2_HW_IRQ_SETUP) {
3513 sky2_write32(hw, B0_IMSK, imask);
3514 sky2_read32(hw, B0_IMSK);
3515 sky2_read32(hw, B0_Y2_SP_LISR);
3516 napi_enable(&hw->napi);
3517 }
3518}
3519
3520static void sky2_restart(struct work_struct *work)
3521{
3522 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3523
3524 rtnl_lock();
3525
3526 sky2_all_down(hw);
3527 sky2_reset(hw);
3528 sky2_all_up(hw);
3529
3530 rtnl_unlock();
3531}
3532
3533static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3534{
3535 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3536}
3537
3538static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3539{
3540 const struct sky2_port *sky2 = netdev_priv(dev);
3541
3542 wol->supported = sky2_wol_supported(sky2->hw);
3543 wol->wolopts = sky2->wol;
3544}
3545
3546static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3547{
3548 struct sky2_port *sky2 = netdev_priv(dev);
3549 struct sky2_hw *hw = sky2->hw;
3550 bool enable_wakeup = false;
3551 int i;
3552
3553 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3554 !device_can_wakeup(&hw->pdev->dev))
3555 return -EOPNOTSUPP;
3556
3557 sky2->wol = wol->wolopts;
3558
3559 for (i = 0; i < hw->ports; i++) {
3560 struct net_device *dev = hw->dev[i];
3561 struct sky2_port *sky2 = netdev_priv(dev);
3562
3563 if (sky2->wol)
3564 enable_wakeup = true;
3565 }
3566 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3567
3568 return 0;
3569}
3570
3571static u32 sky2_supported_modes(const struct sky2_hw *hw)
3572{
3573 if (sky2_is_copper(hw)) {
3574 u32 modes = SUPPORTED_10baseT_Half
3575 | SUPPORTED_10baseT_Full
3576 | SUPPORTED_100baseT_Half
3577 | SUPPORTED_100baseT_Full;
3578
3579 if (hw->flags & SKY2_HW_GIGABIT)
3580 modes |= SUPPORTED_1000baseT_Half
3581 | SUPPORTED_1000baseT_Full;
3582 return modes;
3583 } else
3584 return SUPPORTED_1000baseT_Half
3585 | SUPPORTED_1000baseT_Full;
3586}
3587
3588static int sky2_get_link_ksettings(struct net_device *dev,
3589 struct ethtool_link_ksettings *cmd)
3590{
3591 struct sky2_port *sky2 = netdev_priv(dev);
3592 struct sky2_hw *hw = sky2->hw;
3593 u32 supported, advertising;
3594
3595 supported = sky2_supported_modes(hw);
3596 cmd->base.phy_address = PHY_ADDR_MARV;
3597 if (sky2_is_copper(hw)) {
3598 cmd->base.port = PORT_TP;
3599 cmd->base.speed = sky2->speed;
3600 supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
3601 } else {
3602 cmd->base.speed = SPEED_1000;
3603 cmd->base.port = PORT_FIBRE;
3604 supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
3605 }
3606
3607 advertising = sky2->advertising;
3608 cmd->base.autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3609 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
3610 cmd->base.duplex = sky2->duplex;
3611
3612 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
3613 supported);
3614 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
3615 advertising);
3616
3617 return 0;
3618}
3619
3620static int sky2_set_link_ksettings(struct net_device *dev,
3621 const struct ethtool_link_ksettings *cmd)
3622{
3623 struct sky2_port *sky2 = netdev_priv(dev);
3624 const struct sky2_hw *hw = sky2->hw;
3625 u32 supported = sky2_supported_modes(hw);
3626 u32 new_advertising;
3627
3628 ethtool_convert_link_mode_to_legacy_u32(&new_advertising,
3629 cmd->link_modes.advertising);
3630
3631 if (cmd->base.autoneg == AUTONEG_ENABLE) {
3632 if (new_advertising & ~supported)
3633 return -EINVAL;
3634
3635 if (sky2_is_copper(hw))
3636 sky2->advertising = new_advertising |
3637 ADVERTISED_TP |
3638 ADVERTISED_Autoneg;
3639 else
3640 sky2->advertising = new_advertising |
3641 ADVERTISED_FIBRE |
3642 ADVERTISED_Autoneg;
3643
3644 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3645 sky2->duplex = -1;
3646 sky2->speed = -1;
3647 } else {
3648 u32 setting;
3649 u32 speed = cmd->base.speed;
3650
3651 switch (speed) {
3652 case SPEED_1000:
3653 if (cmd->base.duplex == DUPLEX_FULL)
3654 setting = SUPPORTED_1000baseT_Full;
3655 else if (cmd->base.duplex == DUPLEX_HALF)
3656 setting = SUPPORTED_1000baseT_Half;
3657 else
3658 return -EINVAL;
3659 break;
3660 case SPEED_100:
3661 if (cmd->base.duplex == DUPLEX_FULL)
3662 setting = SUPPORTED_100baseT_Full;
3663 else if (cmd->base.duplex == DUPLEX_HALF)
3664 setting = SUPPORTED_100baseT_Half;
3665 else
3666 return -EINVAL;
3667 break;
3668
3669 case SPEED_10:
3670 if (cmd->base.duplex == DUPLEX_FULL)
3671 setting = SUPPORTED_10baseT_Full;
3672 else if (cmd->base.duplex == DUPLEX_HALF)
3673 setting = SUPPORTED_10baseT_Half;
3674 else
3675 return -EINVAL;
3676 break;
3677 default:
3678 return -EINVAL;
3679 }
3680
3681 if ((setting & supported) == 0)
3682 return -EINVAL;
3683
3684 sky2->speed = speed;
3685 sky2->duplex = cmd->base.duplex;
3686 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3687 }
3688
3689 if (netif_running(dev)) {
3690 sky2_phy_reinit(sky2);
3691 sky2_set_multicast(dev);
3692 }
3693
3694 return 0;
3695}
3696
3697static void sky2_get_drvinfo(struct net_device *dev,
3698 struct ethtool_drvinfo *info)
3699{
3700 struct sky2_port *sky2 = netdev_priv(dev);
3701
3702 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
3703 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
3704 strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
3705 sizeof(info->bus_info));
3706}
3707
3708static const struct sky2_stat {
3709 char name[ETH_GSTRING_LEN];
3710 u16 offset;
3711} sky2_stats[] = {
3712 { "tx_bytes", GM_TXO_OK_HI },
3713 { "rx_bytes", GM_RXO_OK_HI },
3714 { "tx_broadcast", GM_TXF_BC_OK },
3715 { "rx_broadcast", GM_RXF_BC_OK },
3716 { "tx_multicast", GM_TXF_MC_OK },
3717 { "rx_multicast", GM_RXF_MC_OK },
3718 { "tx_unicast", GM_TXF_UC_OK },
3719 { "rx_unicast", GM_RXF_UC_OK },
3720 { "tx_mac_pause", GM_TXF_MPAUSE },
3721 { "rx_mac_pause", GM_RXF_MPAUSE },
3722 { "collisions", GM_TXF_COL },
3723 { "late_collision",GM_TXF_LAT_COL },
3724 { "aborted", GM_TXF_ABO_COL },
3725 { "single_collisions", GM_TXF_SNG_COL },
3726 { "multi_collisions", GM_TXF_MUL_COL },
3727
3728 { "rx_short", GM_RXF_SHT },
3729 { "rx_runt", GM_RXE_FRAG },
3730 { "rx_64_byte_packets", GM_RXF_64B },
3731 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3732 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3733 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3734 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3735 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3736 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3737 { "rx_too_long", GM_RXF_LNG_ERR },
3738 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3739 { "rx_jabber", GM_RXF_JAB_PKT },
3740 { "rx_fcs_error", GM_RXF_FCS_ERR },
3741
3742 { "tx_64_byte_packets", GM_TXF_64B },
3743 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3744 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3745 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3746 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3747 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3748 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3749 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
3750};
3751
3752static u32 sky2_get_msglevel(struct net_device *netdev)
3753{
3754 struct sky2_port *sky2 = netdev_priv(netdev);
3755 return sky2->msg_enable;
3756}
3757
3758static int sky2_nway_reset(struct net_device *dev)
3759{
3760 struct sky2_port *sky2 = netdev_priv(dev);
3761
3762 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3763 return -EINVAL;
3764
3765 sky2_phy_reinit(sky2);
3766 sky2_set_multicast(dev);
3767
3768 return 0;
3769}
3770
3771static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3772{
3773 struct sky2_hw *hw = sky2->hw;
3774 unsigned port = sky2->port;
3775 int i;
3776
3777 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3778 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
3779
3780 for (i = 2; i < count; i++)
3781 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
3782}
3783
3784static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3785{
3786 struct sky2_port *sky2 = netdev_priv(netdev);
3787 sky2->msg_enable = value;
3788}
3789
3790static int sky2_get_sset_count(struct net_device *dev, int sset)
3791{
3792 switch (sset) {
3793 case ETH_SS_STATS:
3794 return ARRAY_SIZE(sky2_stats);
3795 default:
3796 return -EOPNOTSUPP;
3797 }
3798}
3799
3800static void sky2_get_ethtool_stats(struct net_device *dev,
3801 struct ethtool_stats *stats, u64 * data)
3802{
3803 struct sky2_port *sky2 = netdev_priv(dev);
3804
3805 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3806}
3807
3808static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3809{
3810 int i;
3811
3812 switch (stringset) {
3813 case ETH_SS_STATS:
3814 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3815 memcpy(data + i * ETH_GSTRING_LEN,
3816 sky2_stats[i].name, ETH_GSTRING_LEN);
3817 break;
3818 }
3819}
3820
3821static int sky2_set_mac_address(struct net_device *dev, void *p)
3822{
3823 struct sky2_port *sky2 = netdev_priv(dev);
3824 struct sky2_hw *hw = sky2->hw;
3825 unsigned port = sky2->port;
3826 const struct sockaddr *addr = p;
3827
3828 if (!is_valid_ether_addr(addr->sa_data))
3829 return -EADDRNOTAVAIL;
3830
3831 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3832 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3833 dev->dev_addr, ETH_ALEN);
3834 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3835 dev->dev_addr, ETH_ALEN);
3836
3837
3838 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3839
3840
3841 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3842
3843 return 0;
3844}
3845
3846static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
3847{
3848 u32 bit;
3849
3850 bit = ether_crc(ETH_ALEN, addr) & 63;
3851 filter[bit >> 3] |= 1 << (bit & 7);
3852}
3853
3854static void sky2_set_multicast(struct net_device *dev)
3855{
3856 struct sky2_port *sky2 = netdev_priv(dev);
3857 struct sky2_hw *hw = sky2->hw;
3858 unsigned port = sky2->port;
3859 struct netdev_hw_addr *ha;
3860 u16 reg;
3861 u8 filter[8];
3862 int rx_pause;
3863 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3864
3865 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3866 memset(filter, 0, sizeof(filter));
3867
3868 reg = gma_read16(hw, port, GM_RX_CTRL);
3869 reg |= GM_RXCR_UCF_ENA;
3870
3871 if (dev->flags & IFF_PROMISC)
3872 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3873 else if (dev->flags & IFF_ALLMULTI)
3874 memset(filter, 0xff, sizeof(filter));
3875 else if (netdev_mc_empty(dev) && !rx_pause)
3876 reg &= ~GM_RXCR_MCF_ENA;
3877 else {
3878 reg |= GM_RXCR_MCF_ENA;
3879
3880 if (rx_pause)
3881 sky2_add_filter(filter, pause_mc_addr);
3882
3883 netdev_for_each_mc_addr(ha, dev)
3884 sky2_add_filter(filter, ha->addr);
3885 }
3886
3887 gma_write16(hw, port, GM_MC_ADDR_H1,
3888 (u16) filter[0] | ((u16) filter[1] << 8));
3889 gma_write16(hw, port, GM_MC_ADDR_H2,
3890 (u16) filter[2] | ((u16) filter[3] << 8));
3891 gma_write16(hw, port, GM_MC_ADDR_H3,
3892 (u16) filter[4] | ((u16) filter[5] << 8));
3893 gma_write16(hw, port, GM_MC_ADDR_H4,
3894 (u16) filter[6] | ((u16) filter[7] << 8));
3895
3896 gma_write16(hw, port, GM_RX_CTRL, reg);
3897}
3898
3899static void sky2_get_stats(struct net_device *dev,
3900 struct rtnl_link_stats64 *stats)
3901{
3902 struct sky2_port *sky2 = netdev_priv(dev);
3903 struct sky2_hw *hw = sky2->hw;
3904 unsigned port = sky2->port;
3905 unsigned int start;
3906 u64 _bytes, _packets;
3907
3908 do {
3909 start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
3910 _bytes = sky2->rx_stats.bytes;
3911 _packets = sky2->rx_stats.packets;
3912 } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
3913
3914 stats->rx_packets = _packets;
3915 stats->rx_bytes = _bytes;
3916
3917 do {
3918 start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
3919 _bytes = sky2->tx_stats.bytes;
3920 _packets = sky2->tx_stats.packets;
3921 } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
3922
3923 stats->tx_packets = _packets;
3924 stats->tx_bytes = _bytes;
3925
3926 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3927 + get_stats32(hw, port, GM_RXF_BC_OK);
3928
3929 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3930
3931 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3932 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3933 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3934 + get_stats32(hw, port, GM_RXE_FRAG);
3935 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3936
3937 stats->rx_dropped = dev->stats.rx_dropped;
3938 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3939 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3940}
3941
3942
3943
3944
3945static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3946{
3947 struct sky2_hw *hw = sky2->hw;
3948 unsigned port = sky2->port;
3949
3950 spin_lock_bh(&sky2->phy_lock);
3951 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3952 hw->chip_id == CHIP_ID_YUKON_EX ||
3953 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3954 u16 pg;
3955 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3956 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3957
3958 switch (mode) {
3959 case MO_LED_OFF:
3960 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3961 PHY_M_LEDC_LOS_CTRL(8) |
3962 PHY_M_LEDC_INIT_CTRL(8) |
3963 PHY_M_LEDC_STA1_CTRL(8) |
3964 PHY_M_LEDC_STA0_CTRL(8));
3965 break;
3966 case MO_LED_ON:
3967 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3968 PHY_M_LEDC_LOS_CTRL(9) |
3969 PHY_M_LEDC_INIT_CTRL(9) |
3970 PHY_M_LEDC_STA1_CTRL(9) |
3971 PHY_M_LEDC_STA0_CTRL(9));
3972 break;
3973 case MO_LED_BLINK:
3974 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3975 PHY_M_LEDC_LOS_CTRL(0xa) |
3976 PHY_M_LEDC_INIT_CTRL(0xa) |
3977 PHY_M_LEDC_STA1_CTRL(0xa) |
3978 PHY_M_LEDC_STA0_CTRL(0xa));
3979 break;
3980 case MO_LED_NORM:
3981 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3982 PHY_M_LEDC_LOS_CTRL(1) |
3983 PHY_M_LEDC_INIT_CTRL(8) |
3984 PHY_M_LEDC_STA1_CTRL(7) |
3985 PHY_M_LEDC_STA0_CTRL(7));
3986 }
3987
3988 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3989 } else
3990 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3991 PHY_M_LED_MO_DUP(mode) |
3992 PHY_M_LED_MO_10(mode) |
3993 PHY_M_LED_MO_100(mode) |
3994 PHY_M_LED_MO_1000(mode) |
3995 PHY_M_LED_MO_RX(mode) |
3996 PHY_M_LED_MO_TX(mode));
3997
3998 spin_unlock_bh(&sky2->phy_lock);
3999}
4000
4001
4002static int sky2_set_phys_id(struct net_device *dev,
4003 enum ethtool_phys_id_state state)
4004{
4005 struct sky2_port *sky2 = netdev_priv(dev);
4006
4007 switch (state) {
4008 case ETHTOOL_ID_ACTIVE:
4009 return 1;
4010 case ETHTOOL_ID_INACTIVE:
4011 sky2_led(sky2, MO_LED_NORM);
4012 break;
4013 case ETHTOOL_ID_ON:
4014 sky2_led(sky2, MO_LED_ON);
4015 break;
4016 case ETHTOOL_ID_OFF:
4017 sky2_led(sky2, MO_LED_OFF);
4018 break;
4019 }
4020
4021 return 0;
4022}
4023
4024static void sky2_get_pauseparam(struct net_device *dev,
4025 struct ethtool_pauseparam *ecmd)
4026{
4027 struct sky2_port *sky2 = netdev_priv(dev);
4028
4029 switch (sky2->flow_mode) {
4030 case FC_NONE:
4031 ecmd->tx_pause = ecmd->rx_pause = 0;
4032 break;
4033 case FC_TX:
4034 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4035 break;
4036 case FC_RX:
4037 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4038 break;
4039 case FC_BOTH:
4040 ecmd->tx_pause = ecmd->rx_pause = 1;
4041 }
4042
4043 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4044 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
4045}
4046
4047static int sky2_set_pauseparam(struct net_device *dev,
4048 struct ethtool_pauseparam *ecmd)
4049{
4050 struct sky2_port *sky2 = netdev_priv(dev);
4051
4052 if (ecmd->autoneg == AUTONEG_ENABLE)
4053 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4054 else
4055 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4056
4057 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
4058
4059 if (netif_running(dev))
4060 sky2_phy_reinit(sky2);
4061
4062 return 0;
4063}
4064
4065static int sky2_get_coalesce(struct net_device *dev,
4066 struct ethtool_coalesce *ecmd)
4067{
4068 struct sky2_port *sky2 = netdev_priv(dev);
4069 struct sky2_hw *hw = sky2->hw;
4070
4071 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4072 ecmd->tx_coalesce_usecs = 0;
4073 else {
4074 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4075 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4076 }
4077 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4078
4079 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4080 ecmd->rx_coalesce_usecs = 0;
4081 else {
4082 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4083 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4084 }
4085 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4086
4087 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4088 ecmd->rx_coalesce_usecs_irq = 0;
4089 else {
4090 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4091 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4092 }
4093
4094 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4095
4096 return 0;
4097}
4098
4099
4100static int sky2_set_coalesce(struct net_device *dev,
4101 struct ethtool_coalesce *ecmd)
4102{
4103 struct sky2_port *sky2 = netdev_priv(dev);
4104 struct sky2_hw *hw = sky2->hw;
4105 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
4106
4107 if (ecmd->tx_coalesce_usecs > tmax ||
4108 ecmd->rx_coalesce_usecs > tmax ||
4109 ecmd->rx_coalesce_usecs_irq > tmax)
4110 return -EINVAL;
4111
4112 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
4113 return -EINVAL;
4114 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
4115 return -EINVAL;
4116 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
4117 return -EINVAL;
4118
4119 if (ecmd->tx_coalesce_usecs == 0)
4120 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4121 else {
4122 sky2_write32(hw, STAT_TX_TIMER_INI,
4123 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4124 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4125 }
4126 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4127
4128 if (ecmd->rx_coalesce_usecs == 0)
4129 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4130 else {
4131 sky2_write32(hw, STAT_LEV_TIMER_INI,
4132 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4133 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4134 }
4135 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4136
4137 if (ecmd->rx_coalesce_usecs_irq == 0)
4138 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4139 else {
4140 sky2_write32(hw, STAT_ISR_TIMER_INI,
4141 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4142 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4143 }
4144 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4145 return 0;
4146}
4147
4148
4149
4150
4151
4152
4153static unsigned long roundup_ring_size(unsigned long pending)
4154{
4155 return max(128ul, roundup_pow_of_two(pending+1));
4156}
4157
4158static void sky2_get_ringparam(struct net_device *dev,
4159 struct ethtool_ringparam *ering)
4160{
4161 struct sky2_port *sky2 = netdev_priv(dev);
4162
4163 ering->rx_max_pending = RX_MAX_PENDING;
4164 ering->tx_max_pending = TX_MAX_PENDING;
4165
4166 ering->rx_pending = sky2->rx_pending;
4167 ering->tx_pending = sky2->tx_pending;
4168}
4169
4170static int sky2_set_ringparam(struct net_device *dev,
4171 struct ethtool_ringparam *ering)
4172{
4173 struct sky2_port *sky2 = netdev_priv(dev);
4174
4175 if (ering->rx_pending > RX_MAX_PENDING ||
4176 ering->rx_pending < 8 ||
4177 ering->tx_pending < TX_MIN_PENDING ||
4178 ering->tx_pending > TX_MAX_PENDING)
4179 return -EINVAL;
4180
4181 sky2_detach(dev);
4182
4183 sky2->rx_pending = ering->rx_pending;
4184 sky2->tx_pending = ering->tx_pending;
4185 sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
4186
4187 return sky2_reattach(dev);
4188}
4189
4190static int sky2_get_regs_len(struct net_device *dev)
4191{
4192 return 0x4000;
4193}
4194
4195static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4196{
4197
4198
4199
4200
4201 switch (b) {
4202
4203 case 5:
4204 case 9:
4205 case 14 ... 15:
4206 case 17: case 19:
4207 case 22 ... 23:
4208 case 25:
4209 case 27:
4210 case 31:
4211 case 40 ... 47:
4212 case 52: case 54:
4213 case 112 ... 116:
4214 return hw->ports > 1;
4215
4216 case 0:
4217 case 2:
4218 case 4:
4219 case 7:
4220 case 8:
4221 case 12 ... 13:
4222 case 16: case 18:
4223 case 20 ... 21:
4224 case 24:
4225 case 26:
4226 case 28 ... 29:
4227 case 30:
4228 case 32 ... 39:
4229 case 48: case 50:
4230 case 56 ... 60:
4231 case 80 ... 84:
4232 return 1;
4233
4234 default:
4235 return 0;
4236 }
4237}
4238
4239
4240
4241
4242
4243static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4244 void *p)
4245{
4246 const struct sky2_port *sky2 = netdev_priv(dev);
4247 const void __iomem *io = sky2->hw->regs;
4248 unsigned int b;
4249
4250 regs->version = 1;
4251
4252 for (b = 0; b < 128; b++) {
4253
4254 if (b == 3)
4255 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
4256 else if (sky2_reg_access_ok(sky2->hw, b))
4257 memcpy_fromio(p, io, 128);
4258 else
4259 memset(p, 0, 128);
4260
4261 p += 128;
4262 io += 128;
4263 }
4264}
4265
4266static int sky2_get_eeprom_len(struct net_device *dev)
4267{
4268 struct sky2_port *sky2 = netdev_priv(dev);
4269 struct sky2_hw *hw = sky2->hw;
4270 u16 reg2;
4271
4272 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4273 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4274}
4275
4276static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
4277{
4278 unsigned long start = jiffies;
4279
4280 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4281
4282 if (time_after(jiffies, start + HZ/4)) {
4283 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
4284 return -ETIMEDOUT;
4285 }
4286 msleep(1);
4287 }
4288
4289 return 0;
4290}
4291
4292static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4293 u16 offset, size_t length)
4294{
4295 int rc = 0;
4296
4297 while (length > 0) {
4298 u32 val;
4299
4300 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4301 rc = sky2_vpd_wait(hw, cap, 0);
4302 if (rc)
4303 break;
4304
4305 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4306
4307 memcpy(data, &val, min(sizeof(val), length));
4308 offset += sizeof(u32);
4309 data += sizeof(u32);
4310 length -= sizeof(u32);
4311 }
4312
4313 return rc;
4314}
4315
4316static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4317 u16 offset, unsigned int length)
4318{
4319 unsigned int i;
4320 int rc = 0;
4321
4322 for (i = 0; i < length; i += sizeof(u32)) {
4323 u32 val = *(u32 *)(data + i);
4324
4325 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4326 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4327
4328 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4329 if (rc)
4330 break;
4331 }
4332 return rc;
4333}
4334
4335static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4336 u8 *data)
4337{
4338 struct sky2_port *sky2 = netdev_priv(dev);
4339 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
4340
4341 if (!cap)
4342 return -EINVAL;
4343
4344 eeprom->magic = SKY2_EEPROM_MAGIC;
4345
4346 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4347}
4348
4349static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4350 u8 *data)
4351{
4352 struct sky2_port *sky2 = netdev_priv(dev);
4353 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
4354
4355 if (!cap)
4356 return -EINVAL;
4357
4358 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4359 return -EINVAL;
4360
4361
4362 if ((eeprom->offset & 3) || (eeprom->len & 3))
4363 return -EINVAL;
4364
4365 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4366}
4367
4368static netdev_features_t sky2_fix_features(struct net_device *dev,
4369 netdev_features_t features)
4370{
4371 const struct sky2_port *sky2 = netdev_priv(dev);
4372 const struct sky2_hw *hw = sky2->hw;
4373
4374
4375
4376
4377 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4378 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
4379 features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
4380 }
4381
4382
4383 if ( (features & NETIF_F_RXHASH) &&
4384 !(features & NETIF_F_RXCSUM) &&
4385 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4386 netdev_info(dev, "receive hashing forces receive checksum\n");
4387 features |= NETIF_F_RXCSUM;
4388 }
4389
4390 return features;
4391}
4392
4393static int sky2_set_features(struct net_device *dev, netdev_features_t features)
4394{
4395 struct sky2_port *sky2 = netdev_priv(dev);
4396 netdev_features_t changed = dev->features ^ features;
4397
4398 if ((changed & NETIF_F_RXCSUM) &&
4399 !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
4400 sky2_write32(sky2->hw,
4401 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4402 (features & NETIF_F_RXCSUM)
4403 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4404 }
4405
4406 if (changed & NETIF_F_RXHASH)
4407 rx_set_rss(dev, features);
4408
4409 if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
4410 sky2_vlan_mode(dev, features);
4411
4412 return 0;
4413}
4414
4415static const struct ethtool_ops sky2_ethtool_ops = {
4416 .get_drvinfo = sky2_get_drvinfo,
4417 .get_wol = sky2_get_wol,
4418 .set_wol = sky2_set_wol,
4419 .get_msglevel = sky2_get_msglevel,
4420 .set_msglevel = sky2_set_msglevel,
4421 .nway_reset = sky2_nway_reset,
4422 .get_regs_len = sky2_get_regs_len,
4423 .get_regs = sky2_get_regs,
4424 .get_link = ethtool_op_get_link,
4425 .get_eeprom_len = sky2_get_eeprom_len,
4426 .get_eeprom = sky2_get_eeprom,
4427 .set_eeprom = sky2_set_eeprom,
4428 .get_strings = sky2_get_strings,
4429 .get_coalesce = sky2_get_coalesce,
4430 .set_coalesce = sky2_set_coalesce,
4431 .get_ringparam = sky2_get_ringparam,
4432 .set_ringparam = sky2_set_ringparam,
4433 .get_pauseparam = sky2_get_pauseparam,
4434 .set_pauseparam = sky2_set_pauseparam,
4435 .set_phys_id = sky2_set_phys_id,
4436 .get_sset_count = sky2_get_sset_count,
4437 .get_ethtool_stats = sky2_get_ethtool_stats,
4438 .get_link_ksettings = sky2_get_link_ksettings,
4439 .set_link_ksettings = sky2_set_link_ksettings,
4440};
4441
4442#ifdef CONFIG_SKY2_DEBUG
4443
4444static struct dentry *sky2_debug;
4445
4446
4447
4448
4449
4450#define VPD_SIZE 128
4451#define VPD_MAGIC 0x82
4452
4453static const struct vpd_tag {
4454 char tag[2];
4455 char *label;
4456} vpd_tags[] = {
4457 { "PN", "Part Number" },
4458 { "EC", "Engineering Level" },
4459 { "MN", "Manufacturer" },
4460 { "SN", "Serial Number" },
4461 { "YA", "Asset Tag" },
4462 { "VL", "First Error Log Message" },
4463 { "VF", "Second Error Log Message" },
4464 { "VB", "Boot Agent ROM Configuration" },
4465 { "VE", "EFI UNDI Configuration" },
4466};
4467
4468static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4469{
4470 size_t vpd_size;
4471 loff_t offs;
4472 u8 len;
4473 unsigned char *buf;
4474 u16 reg2;
4475
4476 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4477 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4478
4479 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4480 buf = kmalloc(vpd_size, GFP_KERNEL);
4481 if (!buf) {
4482 seq_puts(seq, "no memory!\n");
4483 return;
4484 }
4485
4486 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4487 seq_puts(seq, "VPD read failed\n");
4488 goto out;
4489 }
4490
4491 if (buf[0] != VPD_MAGIC) {
4492 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4493 goto out;
4494 }
4495 len = buf[1];
4496 if (len == 0 || len > vpd_size - 4) {
4497 seq_printf(seq, "Invalid id length: %d\n", len);
4498 goto out;
4499 }
4500
4501 seq_printf(seq, "%.*s\n", len, buf + 3);
4502 offs = len + 3;
4503
4504 while (offs < vpd_size - 4) {
4505 int i;
4506
4507 if (!memcmp("RW", buf + offs, 2))
4508 break;
4509 len = buf[offs + 2];
4510 if (offs + len + 3 >= vpd_size)
4511 break;
4512
4513 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4514 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4515 seq_printf(seq, " %s: %.*s\n",
4516 vpd_tags[i].label, len, buf + offs + 3);
4517 break;
4518 }
4519 }
4520 offs += len + 3;
4521 }
4522out:
4523 kfree(buf);
4524}
4525
4526static int sky2_debug_show(struct seq_file *seq, void *v)
4527{
4528 struct net_device *dev = seq->private;
4529 const struct sky2_port *sky2 = netdev_priv(dev);
4530 struct sky2_hw *hw = sky2->hw;
4531 unsigned port = sky2->port;
4532 unsigned idx, last;
4533 int sop;
4534
4535 sky2_show_vpd(seq, hw);
4536
4537 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
4538 sky2_read32(hw, B0_ISRC),
4539 sky2_read32(hw, B0_IMSK),
4540 sky2_read32(hw, B0_Y2_SP_ICR));
4541
4542 if (!netif_running(dev)) {
4543 seq_puts(seq, "network not running\n");
4544 return 0;
4545 }
4546
4547 napi_disable(&hw->napi);
4548 last = sky2_read16(hw, STAT_PUT_IDX);
4549
4550 seq_printf(seq, "Status ring %u\n", hw->st_size);
4551 if (hw->st_idx == last)
4552 seq_puts(seq, "Status ring (empty)\n");
4553 else {
4554 seq_puts(seq, "Status ring\n");
4555 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4556 idx = RING_NEXT(idx, hw->st_size)) {
4557 const struct sky2_status_le *le = hw->st_le + idx;
4558 seq_printf(seq, "[%d] %#x %d %#x\n",
4559 idx, le->opcode, le->length, le->status);
4560 }
4561 seq_puts(seq, "\n");
4562 }
4563
4564 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4565 sky2->tx_cons, sky2->tx_prod,
4566 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4567 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4568
4569
4570 sop = 1;
4571 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4572 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
4573 const struct sky2_tx_le *le = sky2->tx_le + idx;
4574 u32 a = le32_to_cpu(le->addr);
4575
4576 if (sop)
4577 seq_printf(seq, "%u:", idx);
4578 sop = 0;
4579
4580 switch (le->opcode & ~HW_OWNER) {
4581 case OP_ADDR64:
4582 seq_printf(seq, " %#x:", a);
4583 break;
4584 case OP_LRGLEN:
4585 seq_printf(seq, " mtu=%d", a);
4586 break;
4587 case OP_VLAN:
4588 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4589 break;
4590 case OP_TCPLISW:
4591 seq_printf(seq, " csum=%#x", a);
4592 break;
4593 case OP_LARGESEND:
4594 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4595 break;
4596 case OP_PACKET:
4597 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4598 break;
4599 case OP_BUFFER:
4600 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4601 break;
4602 default:
4603 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4604 a, le16_to_cpu(le->length));
4605 }
4606
4607 if (le->ctrl & EOP) {
4608 seq_putc(seq, '\n');
4609 sop = 1;
4610 }
4611 }
4612
4613 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4614 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4615 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
4616 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4617
4618 sky2_read32(hw, B0_Y2_SP_LISR);
4619 napi_enable(&hw->napi);
4620 return 0;
4621}
4622
4623static int sky2_debug_open(struct inode *inode, struct file *file)
4624{
4625 return single_open(file, sky2_debug_show, inode->i_private);
4626}
4627
4628static const struct file_operations sky2_debug_fops = {
4629 .owner = THIS_MODULE,
4630 .open = sky2_debug_open,
4631 .read = seq_read,
4632 .llseek = seq_lseek,
4633 .release = single_release,
4634};
4635
4636
4637
4638
4639
4640static int sky2_device_event(struct notifier_block *unused,
4641 unsigned long event, void *ptr)
4642{
4643 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
4644 struct sky2_port *sky2 = netdev_priv(dev);
4645
4646 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
4647 return NOTIFY_DONE;
4648
4649 switch (event) {
4650 case NETDEV_CHANGENAME:
4651 if (sky2->debugfs) {
4652 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4653 sky2_debug, dev->name);
4654 }
4655 break;
4656
4657 case NETDEV_GOING_DOWN:
4658 if (sky2->debugfs) {
4659 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
4660 debugfs_remove(sky2->debugfs);
4661 sky2->debugfs = NULL;
4662 }
4663 break;
4664
4665 case NETDEV_UP:
4666 sky2->debugfs = debugfs_create_file(dev->name, 0444,
4667 sky2_debug, dev,
4668 &sky2_debug_fops);
4669 if (IS_ERR(sky2->debugfs))
4670 sky2->debugfs = NULL;
4671 }
4672
4673 return NOTIFY_DONE;
4674}
4675
4676static struct notifier_block sky2_notifier = {
4677 .notifier_call = sky2_device_event,
4678};
4679
4680
4681static __init void sky2_debug_init(void)
4682{
4683 struct dentry *ent;
4684
4685 ent = debugfs_create_dir("sky2", NULL);
4686 if (!ent || IS_ERR(ent))
4687 return;
4688
4689 sky2_debug = ent;
4690 register_netdevice_notifier(&sky2_notifier);
4691}
4692
4693static __exit void sky2_debug_cleanup(void)
4694{
4695 if (sky2_debug) {
4696 unregister_netdevice_notifier(&sky2_notifier);
4697 debugfs_remove(sky2_debug);
4698 sky2_debug = NULL;
4699 }
4700}
4701
4702#else
4703#define sky2_debug_init()
4704#define sky2_debug_cleanup()
4705#endif
4706
4707
4708
4709static const struct net_device_ops sky2_netdev_ops[2] = {
4710 {
4711 .ndo_open = sky2_open,
4712 .ndo_stop = sky2_close,
4713 .ndo_start_xmit = sky2_xmit_frame,
4714 .ndo_do_ioctl = sky2_ioctl,
4715 .ndo_validate_addr = eth_validate_addr,
4716 .ndo_set_mac_address = sky2_set_mac_address,
4717 .ndo_set_rx_mode = sky2_set_multicast,
4718 .ndo_change_mtu = sky2_change_mtu,
4719 .ndo_fix_features = sky2_fix_features,
4720 .ndo_set_features = sky2_set_features,
4721 .ndo_tx_timeout = sky2_tx_timeout,
4722 .ndo_get_stats64 = sky2_get_stats,
4723#ifdef CONFIG_NET_POLL_CONTROLLER
4724 .ndo_poll_controller = sky2_netpoll,
4725#endif
4726 },
4727 {
4728 .ndo_open = sky2_open,
4729 .ndo_stop = sky2_close,
4730 .ndo_start_xmit = sky2_xmit_frame,
4731 .ndo_do_ioctl = sky2_ioctl,
4732 .ndo_validate_addr = eth_validate_addr,
4733 .ndo_set_mac_address = sky2_set_mac_address,
4734 .ndo_set_rx_mode = sky2_set_multicast,
4735 .ndo_change_mtu = sky2_change_mtu,
4736 .ndo_fix_features = sky2_fix_features,
4737 .ndo_set_features = sky2_set_features,
4738 .ndo_tx_timeout = sky2_tx_timeout,
4739 .ndo_get_stats64 = sky2_get_stats,
4740 },
4741};
4742
4743
4744static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4745 int highmem, int wol)
4746{
4747 struct sky2_port *sky2;
4748 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4749 const void *iap;
4750
4751 if (!dev)
4752 return NULL;
4753
4754 SET_NETDEV_DEV(dev, &hw->pdev->dev);
4755 dev->irq = hw->pdev->irq;
4756 dev->ethtool_ops = &sky2_ethtool_ops;
4757 dev->watchdog_timeo = TX_WATCHDOG;
4758 dev->netdev_ops = &sky2_netdev_ops[port];
4759
4760 sky2 = netdev_priv(dev);
4761 sky2->netdev = dev;
4762 sky2->hw = hw;
4763 sky2->msg_enable = netif_msg_init(debug, default_msg);
4764
4765 u64_stats_init(&sky2->tx_stats.syncp);
4766 u64_stats_init(&sky2->rx_stats.syncp);
4767
4768
4769 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4770 if (hw->chip_id != CHIP_ID_YUKON_XL)
4771 dev->hw_features |= NETIF_F_RXCSUM;
4772
4773 sky2->flow_mode = FC_BOTH;
4774
4775 sky2->duplex = -1;
4776 sky2->speed = -1;
4777 sky2->advertising = sky2_supported_modes(hw);
4778 sky2->wol = wol;
4779
4780 spin_lock_init(&sky2->phy_lock);
4781
4782 sky2->tx_pending = TX_DEF_PENDING;
4783 sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
4784 sky2->rx_pending = RX_DEF_PENDING;
4785
4786 hw->dev[port] = dev;
4787
4788 sky2->port = port;
4789
4790 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
4791
4792 if (highmem)
4793 dev->features |= NETIF_F_HIGHDMA;
4794
4795
4796 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
4797 dev->hw_features |= NETIF_F_RXHASH;
4798
4799 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4800 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4801 NETIF_F_HW_VLAN_CTAG_RX;
4802 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4803 }
4804
4805 dev->features |= dev->hw_features;
4806
4807
4808 dev->min_mtu = ETH_ZLEN;
4809 if (hw->chip_id == CHIP_ID_YUKON_FE ||
4810 hw->chip_id == CHIP_ID_YUKON_FE_P)
4811 dev->max_mtu = ETH_DATA_LEN;
4812 else
4813 dev->max_mtu = ETH_JUMBO_MTU;
4814
4815
4816
4817
4818
4819 iap = of_get_mac_address(hw->pdev->dev.of_node);
4820 if (iap)
4821 memcpy(dev->dev_addr, iap, ETH_ALEN);
4822 else
4823 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8,
4824 ETH_ALEN);
4825
4826
4827 if (!is_valid_ether_addr(dev->dev_addr)) {
4828 struct sockaddr sa = { AF_UNSPEC };
4829
4830 netdev_warn(dev,
4831 "Invalid MAC address, defaulting to random\n");
4832 eth_hw_addr_random(dev);
4833 memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
4834 if (sky2_set_mac_address(dev, &sa))
4835 netdev_warn(dev, "Failed to set MAC address.\n");
4836 }
4837
4838 return dev;
4839}
4840
4841static void sky2_show_addr(struct net_device *dev)
4842{
4843 const struct sky2_port *sky2 = netdev_priv(dev);
4844
4845 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
4846}
4847
4848
4849static irqreturn_t sky2_test_intr(int irq, void *dev_id)
4850{
4851 struct sky2_hw *hw = dev_id;
4852 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4853
4854 if (status == 0)
4855 return IRQ_NONE;
4856
4857 if (status & Y2_IS_IRQ_SW) {
4858 hw->flags |= SKY2_HW_USE_MSI;
4859 wake_up(&hw->msi_wait);
4860 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4861 }
4862 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4863
4864 return IRQ_HANDLED;
4865}
4866
4867
4868static int sky2_test_msi(struct sky2_hw *hw)
4869{
4870 struct pci_dev *pdev = hw->pdev;
4871 int err;
4872
4873 init_waitqueue_head(&hw->msi_wait);
4874
4875 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4876 if (err) {
4877 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4878 return err;
4879 }
4880
4881 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4882
4883 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4884 sky2_read8(hw, B0_CTST);
4885
4886 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4887
4888 if (!(hw->flags & SKY2_HW_USE_MSI)) {
4889
4890 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4891 "switching to INTx mode.\n");
4892
4893 err = -EOPNOTSUPP;
4894 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4895 }
4896
4897 sky2_write32(hw, B0_IMSK, 0);
4898 sky2_read32(hw, B0_IMSK);
4899
4900 free_irq(pdev->irq, hw);
4901
4902 return err;
4903}
4904
4905
4906static const char *sky2_name(u8 chipid, char *buf, int sz)
4907{
4908 const char *name[] = {
4909 "XL",
4910 "EC Ultra",
4911 "Extreme",
4912 "EC",
4913 "FE",
4914 "FE+",
4915 "Supreme",
4916 "UL 2",
4917 "Unknown",
4918 "Optima",
4919 "OptimaEEE",
4920 "Optima 2",
4921 };
4922
4923 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
4924 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4925 else
4926 snprintf(buf, sz, "(chip %#x)", chipid);
4927 return buf;
4928}
4929
4930static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
4931{
4932 struct net_device *dev, *dev1;
4933 struct sky2_hw *hw;
4934 int err, using_dac = 0, wol_default;
4935 u32 reg;
4936 char buf1[16];
4937
4938 err = pci_enable_device(pdev);
4939 if (err) {
4940 dev_err(&pdev->dev, "cannot enable PCI device\n");
4941 goto err_out;
4942 }
4943
4944
4945
4946
4947
4948
4949 err = pci_read_config_dword(pdev, PCI_DEV_REG2, ®);
4950 if (err) {
4951 dev_err(&pdev->dev, "PCI read config failed\n");
4952 goto err_out_disable;
4953 }
4954
4955 if (~reg == 0) {
4956 dev_err(&pdev->dev, "PCI configuration read error\n");
4957 err = -EIO;
4958 goto err_out_disable;
4959 }
4960
4961 err = pci_request_regions(pdev, DRV_NAME);
4962 if (err) {
4963 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4964 goto err_out_disable;
4965 }
4966
4967 pci_set_master(pdev);
4968
4969 if (sizeof(dma_addr_t) > sizeof(u32) &&
4970 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
4971 using_dac = 1;
4972 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4973 if (err < 0) {
4974 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4975 "for consistent allocations\n");
4976 goto err_out_free_regions;
4977 }
4978 } else {
4979 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4980 if (err) {
4981 dev_err(&pdev->dev, "no usable DMA configuration\n");
4982 goto err_out_free_regions;
4983 }
4984 }
4985
4986
4987#ifdef __BIG_ENDIAN
4988
4989
4990
4991 reg &= ~PCI_REV_DESC;
4992 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
4993 if (err) {
4994 dev_err(&pdev->dev, "PCI write config failed\n");
4995 goto err_out_free_regions;
4996 }
4997#endif
4998
4999 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
5000
5001 err = -ENOMEM;
5002
5003 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
5004 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
5005 if (!hw)
5006 goto err_out_free_regions;
5007
5008 hw->pdev = pdev;
5009 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
5010
5011 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
5012 if (!hw->regs) {
5013 dev_err(&pdev->dev, "cannot map device registers\n");
5014 goto err_out_free_hw;
5015 }
5016
5017 err = sky2_init(hw);
5018 if (err)
5019 goto err_out_iounmap;
5020
5021
5022 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
5023 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5024 &hw->st_dma);
5025 if (!hw->st_le) {
5026 err = -ENOMEM;
5027 goto err_out_reset;
5028 }
5029
5030 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
5031 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
5032
5033 sky2_reset(hw);
5034
5035 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
5036 if (!dev) {
5037 err = -ENOMEM;
5038 goto err_out_free_pci;
5039 }
5040
5041 if (!disable_msi && pci_enable_msi(pdev) == 0) {
5042 err = sky2_test_msi(hw);
5043 if (err) {
5044 pci_disable_msi(pdev);
5045 if (err != -EOPNOTSUPP)
5046 goto err_out_free_netdev;
5047 }
5048 }
5049
5050 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
5051
5052 err = register_netdev(dev);
5053 if (err) {
5054 dev_err(&pdev->dev, "cannot register net device\n");
5055 goto err_out_free_netdev;
5056 }
5057
5058 netif_carrier_off(dev);
5059
5060 sky2_show_addr(dev);
5061
5062 if (hw->ports > 1) {
5063 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
5064 if (!dev1) {
5065 err = -ENOMEM;
5066 goto err_out_unregister;
5067 }
5068
5069 err = register_netdev(dev1);
5070 if (err) {
5071 dev_err(&pdev->dev, "cannot register second net device\n");
5072 goto err_out_free_dev1;
5073 }
5074
5075 err = sky2_setup_irq(hw, hw->irq_name);
5076 if (err)
5077 goto err_out_unregister_dev1;
5078
5079 sky2_show_addr(dev1);
5080 }
5081
5082 timer_setup(&hw->watchdog_timer, sky2_watchdog, 0);
5083 INIT_WORK(&hw->restart_work, sky2_restart);
5084
5085 pci_set_drvdata(pdev, hw);
5086 pdev->d3_delay = 200;
5087
5088 return 0;
5089
5090err_out_unregister_dev1:
5091 unregister_netdev(dev1);
5092err_out_free_dev1:
5093 free_netdev(dev1);
5094err_out_unregister:
5095 unregister_netdev(dev);
5096err_out_free_netdev:
5097 if (hw->flags & SKY2_HW_USE_MSI)
5098 pci_disable_msi(pdev);
5099 free_netdev(dev);
5100err_out_free_pci:
5101 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5102 hw->st_le, hw->st_dma);
5103err_out_reset:
5104 sky2_write8(hw, B0_CTST, CS_RST_SET);
5105err_out_iounmap:
5106 iounmap(hw->regs);
5107err_out_free_hw:
5108 kfree(hw);
5109err_out_free_regions:
5110 pci_release_regions(pdev);
5111err_out_disable:
5112 pci_disable_device(pdev);
5113err_out:
5114 return err;
5115}
5116
5117static void sky2_remove(struct pci_dev *pdev)
5118{
5119 struct sky2_hw *hw = pci_get_drvdata(pdev);
5120 int i;
5121
5122 if (!hw)
5123 return;
5124
5125 del_timer_sync(&hw->watchdog_timer);
5126 cancel_work_sync(&hw->restart_work);
5127
5128 for (i = hw->ports-1; i >= 0; --i)
5129 unregister_netdev(hw->dev[i]);
5130
5131 sky2_write32(hw, B0_IMSK, 0);
5132 sky2_read32(hw, B0_IMSK);
5133
5134 sky2_power_aux(hw);
5135
5136 sky2_write8(hw, B0_CTST, CS_RST_SET);
5137 sky2_read8(hw, B0_CTST);
5138
5139 if (hw->ports > 1) {
5140 napi_disable(&hw->napi);
5141 free_irq(pdev->irq, hw);
5142 }
5143
5144 if (hw->flags & SKY2_HW_USE_MSI)
5145 pci_disable_msi(pdev);
5146 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5147 hw->st_le, hw->st_dma);
5148 pci_release_regions(pdev);
5149 pci_disable_device(pdev);
5150
5151 for (i = hw->ports-1; i >= 0; --i)
5152 free_netdev(hw->dev[i]);
5153
5154 iounmap(hw->regs);
5155 kfree(hw);
5156}
5157
5158static int sky2_suspend(struct device *dev)
5159{
5160 struct pci_dev *pdev = to_pci_dev(dev);
5161 struct sky2_hw *hw = pci_get_drvdata(pdev);
5162 int i;
5163
5164 if (!hw)
5165 return 0;
5166
5167 del_timer_sync(&hw->watchdog_timer);
5168 cancel_work_sync(&hw->restart_work);
5169
5170 rtnl_lock();
5171
5172 sky2_all_down(hw);
5173 for (i = 0; i < hw->ports; i++) {
5174 struct net_device *dev = hw->dev[i];
5175 struct sky2_port *sky2 = netdev_priv(dev);
5176
5177 if (sky2->wol)
5178 sky2_wol_init(sky2);
5179 }
5180
5181 sky2_power_aux(hw);
5182 rtnl_unlock();
5183
5184 return 0;
5185}
5186
5187#ifdef CONFIG_PM_SLEEP
5188static int sky2_resume(struct device *dev)
5189{
5190 struct pci_dev *pdev = to_pci_dev(dev);
5191 struct sky2_hw *hw = pci_get_drvdata(pdev);
5192 int err;
5193
5194 if (!hw)
5195 return 0;
5196
5197
5198 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5199 if (err) {
5200 dev_err(&pdev->dev, "PCI write config failed\n");
5201 goto out;
5202 }
5203
5204 rtnl_lock();
5205 sky2_reset(hw);
5206 sky2_all_up(hw);
5207 rtnl_unlock();
5208
5209 return 0;
5210out:
5211
5212 dev_err(&pdev->dev, "resume failed (%d)\n", err);
5213 pci_disable_device(pdev);
5214 return err;
5215}
5216
5217static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5218#define SKY2_PM_OPS (&sky2_pm_ops)
5219
5220#else
5221
5222#define SKY2_PM_OPS NULL
5223#endif
5224
5225static void sky2_shutdown(struct pci_dev *pdev)
5226{
5227 struct sky2_hw *hw = pci_get_drvdata(pdev);
5228 int port;
5229
5230 for (port = 0; port < hw->ports; port++) {
5231 struct net_device *ndev = hw->dev[port];
5232
5233 rtnl_lock();
5234 if (netif_running(ndev)) {
5235 dev_close(ndev);
5236 netif_device_detach(ndev);
5237 }
5238 rtnl_unlock();
5239 }
5240 sky2_suspend(&pdev->dev);
5241 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5242 pci_set_power_state(pdev, PCI_D3hot);
5243}
5244
5245static struct pci_driver sky2_driver = {
5246 .name = DRV_NAME,
5247 .id_table = sky2_id_table,
5248 .probe = sky2_probe,
5249 .remove = sky2_remove,
5250 .shutdown = sky2_shutdown,
5251 .driver.pm = SKY2_PM_OPS,
5252};
5253
5254static int __init sky2_init_module(void)
5255{
5256 pr_info("driver version " DRV_VERSION "\n");
5257
5258 sky2_debug_init();
5259 return pci_register_driver(&sky2_driver);
5260}
5261
5262static void __exit sky2_cleanup_module(void)
5263{
5264 pci_unregister_driver(&sky2_driver);
5265 sky2_debug_cleanup();
5266}
5267
5268module_init(sky2_init_module);
5269module_exit(sky2_cleanup_module);
5270
5271MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
5272MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
5273MODULE_LICENSE("GPL");
5274MODULE_VERSION(DRV_VERSION);
5275