1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24#include <linux/acpi.h>
25#include <linux/bitops.h>
26#include <linux/device.h>
27#include <linux/err.h>
28#include <linux/interrupt.h>
29#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/regulator/consumer.h>
32#include <linux/slab.h>
33#include <linux/spi/spi.h>
34
35#include <linux/iio/buffer.h>
36#include <linux/iio/iio.h>
37#include <linux/iio/sysfs.h>
38#include <linux/iio/trigger_consumer.h>
39#include <linux/iio/triggered_buffer.h>
40
41
42
43
44
45#define TI_ADS7950_VA_MV_ACPI_DEFAULT 5000
46
47#define TI_ADS7950_CR_MANUAL BIT(12)
48#define TI_ADS7950_CR_WRITE BIT(11)
49#define TI_ADS7950_CR_CHAN(ch) ((ch) << 7)
50#define TI_ADS7950_CR_RANGE_5V BIT(6)
51
52#define TI_ADS7950_MAX_CHAN 16
53
54#define TI_ADS7950_TIMESTAMP_SIZE (sizeof(int64_t) / sizeof(__be16))
55
56
57#define TI_ADS7950_EXTRACT(val, dec, bits) \
58 (((val) >> (dec)) & ((1 << (bits)) - 1))
59
60struct ti_ads7950_state {
61 struct spi_device *spi;
62 struct spi_transfer ring_xfer[TI_ADS7950_MAX_CHAN + 2];
63 struct spi_transfer scan_single_xfer[3];
64 struct spi_message ring_msg;
65 struct spi_message scan_single_msg;
66
67 struct regulator *reg;
68 unsigned int vref_mv;
69
70 unsigned int settings;
71
72
73
74
75
76 __be16 rx_buf[TI_ADS7950_MAX_CHAN + TI_ADS7950_TIMESTAMP_SIZE]
77 ____cacheline_aligned;
78 __be16 tx_buf[TI_ADS7950_MAX_CHAN];
79};
80
81struct ti_ads7950_chip_info {
82 const struct iio_chan_spec *channels;
83 unsigned int num_channels;
84};
85
86enum ti_ads7950_id {
87 TI_ADS7950,
88 TI_ADS7951,
89 TI_ADS7952,
90 TI_ADS7953,
91 TI_ADS7954,
92 TI_ADS7955,
93 TI_ADS7956,
94 TI_ADS7957,
95 TI_ADS7958,
96 TI_ADS7959,
97 TI_ADS7960,
98 TI_ADS7961,
99};
100
101#define TI_ADS7950_V_CHAN(index, bits) \
102{ \
103 .type = IIO_VOLTAGE, \
104 .indexed = 1, \
105 .channel = index, \
106 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
107 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
108 .address = index, \
109 .datasheet_name = "CH##index", \
110 .scan_index = index, \
111 .scan_type = { \
112 .sign = 'u', \
113 .realbits = bits, \
114 .storagebits = 16, \
115 .shift = 12 - (bits), \
116 .endianness = IIO_BE, \
117 }, \
118}
119
120#define DECLARE_TI_ADS7950_4_CHANNELS(name, bits) \
121const struct iio_chan_spec name ## _channels[] = { \
122 TI_ADS7950_V_CHAN(0, bits), \
123 TI_ADS7950_V_CHAN(1, bits), \
124 TI_ADS7950_V_CHAN(2, bits), \
125 TI_ADS7950_V_CHAN(3, bits), \
126 IIO_CHAN_SOFT_TIMESTAMP(4), \
127}
128
129#define DECLARE_TI_ADS7950_8_CHANNELS(name, bits) \
130const struct iio_chan_spec name ## _channels[] = { \
131 TI_ADS7950_V_CHAN(0, bits), \
132 TI_ADS7950_V_CHAN(1, bits), \
133 TI_ADS7950_V_CHAN(2, bits), \
134 TI_ADS7950_V_CHAN(3, bits), \
135 TI_ADS7950_V_CHAN(4, bits), \
136 TI_ADS7950_V_CHAN(5, bits), \
137 TI_ADS7950_V_CHAN(6, bits), \
138 TI_ADS7950_V_CHAN(7, bits), \
139 IIO_CHAN_SOFT_TIMESTAMP(8), \
140}
141
142#define DECLARE_TI_ADS7950_12_CHANNELS(name, bits) \
143const struct iio_chan_spec name ## _channels[] = { \
144 TI_ADS7950_V_CHAN(0, bits), \
145 TI_ADS7950_V_CHAN(1, bits), \
146 TI_ADS7950_V_CHAN(2, bits), \
147 TI_ADS7950_V_CHAN(3, bits), \
148 TI_ADS7950_V_CHAN(4, bits), \
149 TI_ADS7950_V_CHAN(5, bits), \
150 TI_ADS7950_V_CHAN(6, bits), \
151 TI_ADS7950_V_CHAN(7, bits), \
152 TI_ADS7950_V_CHAN(8, bits), \
153 TI_ADS7950_V_CHAN(9, bits), \
154 TI_ADS7950_V_CHAN(10, bits), \
155 TI_ADS7950_V_CHAN(11, bits), \
156 IIO_CHAN_SOFT_TIMESTAMP(12), \
157}
158
159#define DECLARE_TI_ADS7950_16_CHANNELS(name, bits) \
160const struct iio_chan_spec name ## _channels[] = { \
161 TI_ADS7950_V_CHAN(0, bits), \
162 TI_ADS7950_V_CHAN(1, bits), \
163 TI_ADS7950_V_CHAN(2, bits), \
164 TI_ADS7950_V_CHAN(3, bits), \
165 TI_ADS7950_V_CHAN(4, bits), \
166 TI_ADS7950_V_CHAN(5, bits), \
167 TI_ADS7950_V_CHAN(6, bits), \
168 TI_ADS7950_V_CHAN(7, bits), \
169 TI_ADS7950_V_CHAN(8, bits), \
170 TI_ADS7950_V_CHAN(9, bits), \
171 TI_ADS7950_V_CHAN(10, bits), \
172 TI_ADS7950_V_CHAN(11, bits), \
173 TI_ADS7950_V_CHAN(12, bits), \
174 TI_ADS7950_V_CHAN(13, bits), \
175 TI_ADS7950_V_CHAN(14, bits), \
176 TI_ADS7950_V_CHAN(15, bits), \
177 IIO_CHAN_SOFT_TIMESTAMP(16), \
178}
179
180static DECLARE_TI_ADS7950_4_CHANNELS(ti_ads7950, 12);
181static DECLARE_TI_ADS7950_8_CHANNELS(ti_ads7951, 12);
182static DECLARE_TI_ADS7950_12_CHANNELS(ti_ads7952, 12);
183static DECLARE_TI_ADS7950_16_CHANNELS(ti_ads7953, 12);
184static DECLARE_TI_ADS7950_4_CHANNELS(ti_ads7954, 10);
185static DECLARE_TI_ADS7950_8_CHANNELS(ti_ads7955, 10);
186static DECLARE_TI_ADS7950_12_CHANNELS(ti_ads7956, 10);
187static DECLARE_TI_ADS7950_16_CHANNELS(ti_ads7957, 10);
188static DECLARE_TI_ADS7950_4_CHANNELS(ti_ads7958, 8);
189static DECLARE_TI_ADS7950_8_CHANNELS(ti_ads7959, 8);
190static DECLARE_TI_ADS7950_12_CHANNELS(ti_ads7960, 8);
191static DECLARE_TI_ADS7950_16_CHANNELS(ti_ads7961, 8);
192
193static const struct ti_ads7950_chip_info ti_ads7950_chip_info[] = {
194 [TI_ADS7950] = {
195 .channels = ti_ads7950_channels,
196 .num_channels = ARRAY_SIZE(ti_ads7950_channels),
197 },
198 [TI_ADS7951] = {
199 .channels = ti_ads7951_channels,
200 .num_channels = ARRAY_SIZE(ti_ads7951_channels),
201 },
202 [TI_ADS7952] = {
203 .channels = ti_ads7952_channels,
204 .num_channels = ARRAY_SIZE(ti_ads7952_channels),
205 },
206 [TI_ADS7953] = {
207 .channels = ti_ads7953_channels,
208 .num_channels = ARRAY_SIZE(ti_ads7953_channels),
209 },
210 [TI_ADS7954] = {
211 .channels = ti_ads7954_channels,
212 .num_channels = ARRAY_SIZE(ti_ads7954_channels),
213 },
214 [TI_ADS7955] = {
215 .channels = ti_ads7955_channels,
216 .num_channels = ARRAY_SIZE(ti_ads7955_channels),
217 },
218 [TI_ADS7956] = {
219 .channels = ti_ads7956_channels,
220 .num_channels = ARRAY_SIZE(ti_ads7956_channels),
221 },
222 [TI_ADS7957] = {
223 .channels = ti_ads7957_channels,
224 .num_channels = ARRAY_SIZE(ti_ads7957_channels),
225 },
226 [TI_ADS7958] = {
227 .channels = ti_ads7958_channels,
228 .num_channels = ARRAY_SIZE(ti_ads7958_channels),
229 },
230 [TI_ADS7959] = {
231 .channels = ti_ads7959_channels,
232 .num_channels = ARRAY_SIZE(ti_ads7959_channels),
233 },
234 [TI_ADS7960] = {
235 .channels = ti_ads7960_channels,
236 .num_channels = ARRAY_SIZE(ti_ads7960_channels),
237 },
238 [TI_ADS7961] = {
239 .channels = ti_ads7961_channels,
240 .num_channels = ARRAY_SIZE(ti_ads7961_channels),
241 },
242};
243
244
245
246
247
248static int ti_ads7950_update_scan_mode(struct iio_dev *indio_dev,
249 const unsigned long *active_scan_mask)
250{
251 struct ti_ads7950_state *st = iio_priv(indio_dev);
252 int i, cmd, len;
253
254 len = 0;
255 for_each_set_bit(i, active_scan_mask, indio_dev->num_channels) {
256 cmd = TI_ADS7950_CR_WRITE | TI_ADS7950_CR_CHAN(i) | st->settings;
257 st->tx_buf[len++] = cpu_to_be16(cmd);
258 }
259
260
261 len += 2;
262 for (i = 0; i < len; i++) {
263 if ((i + 2) < len)
264 st->ring_xfer[i].tx_buf = &st->tx_buf[i];
265 if (i >= 2)
266 st->ring_xfer[i].rx_buf = &st->rx_buf[i - 2];
267 st->ring_xfer[i].len = 2;
268 st->ring_xfer[i].cs_change = 1;
269 }
270
271 st->ring_xfer[len - 1].cs_change = 0;
272
273 spi_message_init_with_transfers(&st->ring_msg, st->ring_xfer, len);
274
275 return 0;
276}
277
278static irqreturn_t ti_ads7950_trigger_handler(int irq, void *p)
279{
280 struct iio_poll_func *pf = p;
281 struct iio_dev *indio_dev = pf->indio_dev;
282 struct ti_ads7950_state *st = iio_priv(indio_dev);
283 int ret;
284
285 ret = spi_sync(st->spi, &st->ring_msg);
286 if (ret < 0)
287 goto out;
288
289 iio_push_to_buffers_with_timestamp(indio_dev, st->rx_buf,
290 iio_get_time_ns(indio_dev));
291
292out:
293 iio_trigger_notify_done(indio_dev->trig);
294
295 return IRQ_HANDLED;
296}
297
298static int ti_ads7950_scan_direct(struct ti_ads7950_state *st, unsigned int ch)
299{
300 int ret, cmd;
301
302 cmd = TI_ADS7950_CR_WRITE | TI_ADS7950_CR_CHAN(ch) | st->settings;
303 st->tx_buf[0] = cpu_to_be16(cmd);
304
305 ret = spi_sync(st->spi, &st->scan_single_msg);
306 if (ret)
307 return ret;
308
309 return be16_to_cpu(st->rx_buf[0]);
310}
311
312static int ti_ads7950_get_range(struct ti_ads7950_state *st)
313{
314 int vref;
315
316 if (st->vref_mv) {
317 vref = st->vref_mv;
318 } else {
319 vref = regulator_get_voltage(st->reg);
320 if (vref < 0)
321 return vref;
322
323 vref /= 1000;
324 }
325
326 if (st->settings & TI_ADS7950_CR_RANGE_5V)
327 vref *= 2;
328
329 return vref;
330}
331
332static int ti_ads7950_read_raw(struct iio_dev *indio_dev,
333 struct iio_chan_spec const *chan,
334 int *val, int *val2, long m)
335{
336 struct ti_ads7950_state *st = iio_priv(indio_dev);
337 int ret;
338
339 switch (m) {
340 case IIO_CHAN_INFO_RAW:
341
342 ret = iio_device_claim_direct_mode(indio_dev);
343 if (ret < 0)
344 return ret;
345
346 ret = ti_ads7950_scan_direct(st, chan->address);
347 iio_device_release_direct_mode(indio_dev);
348 if (ret < 0)
349 return ret;
350
351 if (chan->address != TI_ADS7950_EXTRACT(ret, 12, 4))
352 return -EIO;
353
354 *val = TI_ADS7950_EXTRACT(ret, chan->scan_type.shift,
355 chan->scan_type.realbits);
356
357 return IIO_VAL_INT;
358 case IIO_CHAN_INFO_SCALE:
359 ret = ti_ads7950_get_range(st);
360 if (ret < 0)
361 return ret;
362
363 *val = ret;
364 *val2 = (1 << chan->scan_type.realbits) - 1;
365
366 return IIO_VAL_FRACTIONAL;
367 }
368
369 return -EINVAL;
370}
371
372static const struct iio_info ti_ads7950_info = {
373 .read_raw = &ti_ads7950_read_raw,
374 .update_scan_mode = ti_ads7950_update_scan_mode,
375};
376
377static int ti_ads7950_probe(struct spi_device *spi)
378{
379 struct ti_ads7950_state *st;
380 struct iio_dev *indio_dev;
381 const struct ti_ads7950_chip_info *info;
382 int ret;
383
384 indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
385 if (!indio_dev)
386 return -ENOMEM;
387
388 st = iio_priv(indio_dev);
389
390 spi_set_drvdata(spi, indio_dev);
391
392 st->spi = spi;
393 st->settings = TI_ADS7950_CR_MANUAL | TI_ADS7950_CR_RANGE_5V;
394
395 info = &ti_ads7950_chip_info[spi_get_device_id(spi)->driver_data];
396
397 indio_dev->name = spi_get_device_id(spi)->name;
398 indio_dev->dev.parent = &spi->dev;
399 indio_dev->modes = INDIO_DIRECT_MODE;
400 indio_dev->channels = info->channels;
401 indio_dev->num_channels = info->num_channels;
402 indio_dev->info = &ti_ads7950_info;
403
404
405
406
407
408
409
410
411
412
413 st->scan_single_xfer[0].tx_buf = &st->tx_buf[0];
414 st->scan_single_xfer[0].len = 2;
415 st->scan_single_xfer[0].cs_change = 1;
416 st->scan_single_xfer[1].tx_buf = &st->tx_buf[0];
417 st->scan_single_xfer[1].len = 2;
418 st->scan_single_xfer[1].cs_change = 1;
419 st->scan_single_xfer[2].rx_buf = &st->rx_buf[0];
420 st->scan_single_xfer[2].len = 2;
421
422 spi_message_init_with_transfers(&st->scan_single_msg,
423 st->scan_single_xfer, 3);
424
425
426 if (ACPI_COMPANION(&spi->dev))
427 st->vref_mv = TI_ADS7950_VA_MV_ACPI_DEFAULT;
428
429 st->reg = devm_regulator_get(&spi->dev, "vref");
430 if (IS_ERR(st->reg)) {
431 dev_err(&spi->dev, "Failed get get regulator \"vref\"\n");
432 return PTR_ERR(st->reg);
433 }
434
435 ret = regulator_enable(st->reg);
436 if (ret) {
437 dev_err(&spi->dev, "Failed to enable regulator \"vref\"\n");
438 return ret;
439 }
440
441 ret = iio_triggered_buffer_setup(indio_dev, NULL,
442 &ti_ads7950_trigger_handler, NULL);
443 if (ret) {
444 dev_err(&spi->dev, "Failed to setup triggered buffer\n");
445 goto error_disable_reg;
446 }
447
448 ret = iio_device_register(indio_dev);
449 if (ret) {
450 dev_err(&spi->dev, "Failed to register iio device\n");
451 goto error_cleanup_ring;
452 }
453
454 return 0;
455
456error_cleanup_ring:
457 iio_triggered_buffer_cleanup(indio_dev);
458error_disable_reg:
459 regulator_disable(st->reg);
460
461 return ret;
462}
463
464static int ti_ads7950_remove(struct spi_device *spi)
465{
466 struct iio_dev *indio_dev = spi_get_drvdata(spi);
467 struct ti_ads7950_state *st = iio_priv(indio_dev);
468
469 iio_device_unregister(indio_dev);
470 iio_triggered_buffer_cleanup(indio_dev);
471 regulator_disable(st->reg);
472
473 return 0;
474}
475
476static const struct spi_device_id ti_ads7950_id[] = {
477 { "ads7950", TI_ADS7950 },
478 { "ads7951", TI_ADS7951 },
479 { "ads7952", TI_ADS7952 },
480 { "ads7953", TI_ADS7953 },
481 { "ads7954", TI_ADS7954 },
482 { "ads7955", TI_ADS7955 },
483 { "ads7956", TI_ADS7956 },
484 { "ads7957", TI_ADS7957 },
485 { "ads7958", TI_ADS7958 },
486 { "ads7959", TI_ADS7959 },
487 { "ads7960", TI_ADS7960 },
488 { "ads7961", TI_ADS7961 },
489 { }
490};
491MODULE_DEVICE_TABLE(spi, ti_ads7950_id);
492
493static const struct of_device_id ads7950_of_table[] = {
494 { .compatible = "ti,ads7950", .data = &ti_ads7950_chip_info[TI_ADS7950] },
495 { .compatible = "ti,ads7951", .data = &ti_ads7950_chip_info[TI_ADS7951] },
496 { .compatible = "ti,ads7952", .data = &ti_ads7950_chip_info[TI_ADS7952] },
497 { .compatible = "ti,ads7953", .data = &ti_ads7950_chip_info[TI_ADS7953] },
498 { .compatible = "ti,ads7954", .data = &ti_ads7950_chip_info[TI_ADS7954] },
499 { .compatible = "ti,ads7955", .data = &ti_ads7950_chip_info[TI_ADS7955] },
500 { .compatible = "ti,ads7956", .data = &ti_ads7950_chip_info[TI_ADS7956] },
501 { .compatible = "ti,ads7957", .data = &ti_ads7950_chip_info[TI_ADS7957] },
502 { .compatible = "ti,ads7958", .data = &ti_ads7950_chip_info[TI_ADS7958] },
503 { .compatible = "ti,ads7959", .data = &ti_ads7950_chip_info[TI_ADS7959] },
504 { .compatible = "ti,ads7960", .data = &ti_ads7950_chip_info[TI_ADS7960] },
505 { .compatible = "ti,ads7961", .data = &ti_ads7950_chip_info[TI_ADS7961] },
506 { },
507};
508MODULE_DEVICE_TABLE(of, ads7950_of_table);
509
510static struct spi_driver ti_ads7950_driver = {
511 .driver = {
512 .name = "ads7950",
513 .of_match_table = ads7950_of_table,
514 },
515 .probe = ti_ads7950_probe,
516 .remove = ti_ads7950_remove,
517 .id_table = ti_ads7950_id,
518};
519module_spi_driver(ti_ads7950_driver);
520
521MODULE_AUTHOR("David Lechner <david@lechnology.com>");
522MODULE_DESCRIPTION("TI TI_ADS7950 ADC");
523MODULE_LICENSE("GPL v2");
524