linux/drivers/net/ethernet/broadcom/bnx2x/bnx2x_cmn.h
<<
>>
Prefs
   1/* bnx2x_cmn.h: QLogic Everest network driver.
   2 *
   3 * Copyright (c) 2007-2013 Broadcom Corporation
   4 * Copyright (c) 2014 QLogic Corporation
   5 * All rights reserved
   6 *
   7 * This program is free software; you can redistribute it and/or modify
   8 * it under the terms of the GNU General Public License as published by
   9 * the Free Software Foundation.
  10 *
  11 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
  12 * Written by: Eliezer Tamir
  13 * Based on code from Michael Chan's bnx2 driver
  14 * UDP CSUM errata workaround by Arik Gendelman
  15 * Slowpath and fastpath rework by Vladislav Zolotarov
  16 * Statistics and Link management by Yitchak Gertner
  17 *
  18 */
  19#ifndef BNX2X_CMN_H
  20#define BNX2X_CMN_H
  21
  22#include <linux/types.h>
  23#include <linux/pci.h>
  24#include <linux/netdevice.h>
  25#include <linux/etherdevice.h>
  26#include <linux/irq.h>
  27
  28#include "bnx2x.h"
  29#include "bnx2x_sriov.h"
  30
  31/* This is used as a replacement for an MCP if it's not present */
  32extern int bnx2x_load_count[2][3]; /* per-path: 0-common, 1-port0, 2-port1 */
  33extern int bnx2x_num_queues;
  34
  35/************************ Macros ********************************/
  36#define BNX2X_PCI_FREE(x, y, size) \
  37        do { \
  38                if (x) { \
  39                        dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
  40                        x = NULL; \
  41                        y = 0; \
  42                } \
  43        } while (0)
  44
  45#define BNX2X_FREE(x) \
  46        do { \
  47                if (x) { \
  48                        kfree((void *)x); \
  49                        x = NULL; \
  50                } \
  51        } while (0)
  52
  53#define BNX2X_PCI_ALLOC(y, size)                                        \
  54({                                                                      \
  55        void *x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
  56        if (x)                                                          \
  57                DP(NETIF_MSG_HW,                                        \
  58                   "BNX2X_PCI_ALLOC: Physical %Lx Virtual %p\n",        \
  59                   (unsigned long long)(*y), x);                        \
  60        x;                                                              \
  61})
  62#define BNX2X_PCI_FALLOC(y, size)                                       \
  63({                                                                      \
  64        void *x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
  65        if (x) {                                                        \
  66                memset(x, 0xff, size);                                  \
  67                DP(NETIF_MSG_HW,                                        \
  68                   "BNX2X_PCI_FALLOC: Physical %Lx Virtual %p\n",       \
  69                   (unsigned long long)(*y), x);                        \
  70        }                                                               \
  71        x;                                                              \
  72})
  73
  74/*********************** Interfaces ****************************
  75 *  Functions that need to be implemented by each driver version
  76 */
  77/* Init */
  78
  79/**
  80 * bnx2x_send_unload_req - request unload mode from the MCP.
  81 *
  82 * @bp:                 driver handle
  83 * @unload_mode:        requested function's unload mode
  84 *
  85 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
  86 */
  87u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode);
  88
  89/**
  90 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
  91 *
  92 * @bp:         driver handle
  93 * @keep_link:          true iff link should be kept up
  94 */
  95void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link);
  96
  97/**
  98 * bnx2x_config_rss_pf - configure RSS parameters in a PF.
  99 *
 100 * @bp:                 driver handle
 101 * @rss_obj:            RSS object to use
 102 * @ind_table:          indirection table to configure
 103 * @config_hash:        re-configure RSS hash keys configuration
 104 * @enable:             enabled or disabled configuration
 105 */
 106int bnx2x_rss(struct bnx2x *bp, struct bnx2x_rss_config_obj *rss_obj,
 107              bool config_hash, bool enable);
 108
 109/**
 110 * bnx2x__init_func_obj - init function object
 111 *
 112 * @bp:                 driver handle
 113 *
 114 * Initializes the Function Object with the appropriate
 115 * parameters which include a function slow path driver
 116 * interface.
 117 */
 118void bnx2x__init_func_obj(struct bnx2x *bp);
 119
 120/**
 121 * bnx2x_setup_queue - setup eth queue.
 122 *
 123 * @bp:         driver handle
 124 * @fp:         pointer to the fastpath structure
 125 * @leading:    boolean
 126 *
 127 */
 128int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
 129                       bool leading);
 130
 131/**
 132 * bnx2x_setup_leading - bring up a leading eth queue.
 133 *
 134 * @bp:         driver handle
 135 */
 136int bnx2x_setup_leading(struct bnx2x *bp);
 137
 138/**
 139 * bnx2x_fw_command - send the MCP a request
 140 *
 141 * @bp:         driver handle
 142 * @command:    request
 143 * @param:      request's parameter
 144 *
 145 * block until there is a reply
 146 */
 147u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
 148
 149/**
 150 * bnx2x_initial_phy_init - initialize link parameters structure variables.
 151 *
 152 * @bp:         driver handle
 153 * @load_mode:  current mode
 154 */
 155int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode);
 156
 157/**
 158 * bnx2x_link_set - configure hw according to link parameters structure.
 159 *
 160 * @bp:         driver handle
 161 */
 162void bnx2x_link_set(struct bnx2x *bp);
 163
 164/**
 165 * bnx2x_force_link_reset - Forces link reset, and put the PHY
 166 * in reset as well.
 167 *
 168 * @bp:         driver handle
 169 */
 170void bnx2x_force_link_reset(struct bnx2x *bp);
 171
 172/**
 173 * bnx2x_link_test - query link status.
 174 *
 175 * @bp:         driver handle
 176 * @is_serdes:  bool
 177 *
 178 * Returns 0 if link is UP.
 179 */
 180u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes);
 181
 182/**
 183 * bnx2x_drv_pulse - write driver pulse to shmem
 184 *
 185 * @bp:         driver handle
 186 *
 187 * writes the value in bp->fw_drv_pulse_wr_seq to drv_pulse mbox
 188 * in the shmem.
 189 */
 190void bnx2x_drv_pulse(struct bnx2x *bp);
 191
 192/**
 193 * bnx2x_igu_ack_sb - update IGU with current SB value
 194 *
 195 * @bp:         driver handle
 196 * @igu_sb_id:  SB id
 197 * @segment:    SB segment
 198 * @index:      SB index
 199 * @op:         SB operation
 200 * @update:     is HW update required
 201 */
 202void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
 203                      u16 index, u8 op, u8 update);
 204
 205/* Disable transactions from chip to host */
 206void bnx2x_pf_disable(struct bnx2x *bp);
 207int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
 208
 209/**
 210 * bnx2x__link_status_update - handles link status change.
 211 *
 212 * @bp:         driver handle
 213 */
 214void bnx2x__link_status_update(struct bnx2x *bp);
 215
 216/**
 217 * bnx2x_link_report - report link status to upper layer.
 218 *
 219 * @bp:         driver handle
 220 */
 221void bnx2x_link_report(struct bnx2x *bp);
 222
 223/* None-atomic version of bnx2x_link_report() */
 224void __bnx2x_link_report(struct bnx2x *bp);
 225
 226/**
 227 * bnx2x_get_mf_speed - calculate MF speed.
 228 *
 229 * @bp:         driver handle
 230 *
 231 * Takes into account current linespeed and MF configuration.
 232 */
 233u16 bnx2x_get_mf_speed(struct bnx2x *bp);
 234
 235/**
 236 * bnx2x_msix_sp_int - MSI-X slowpath interrupt handler
 237 *
 238 * @irq:                irq number
 239 * @dev_instance:       private instance
 240 */
 241irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance);
 242
 243/**
 244 * bnx2x_interrupt - non MSI-X interrupt handler
 245 *
 246 * @irq:                irq number
 247 * @dev_instance:       private instance
 248 */
 249irqreturn_t bnx2x_interrupt(int irq, void *dev_instance);
 250
 251/**
 252 * bnx2x_cnic_notify - send command to cnic driver
 253 *
 254 * @bp:         driver handle
 255 * @cmd:        command
 256 */
 257int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
 258
 259/**
 260 * bnx2x_setup_cnic_irq_info - provides cnic with IRQ information
 261 *
 262 * @bp:         driver handle
 263 */
 264void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
 265
 266/**
 267 * bnx2x_setup_cnic_info - provides cnic with updated info
 268 *
 269 * @bp:         driver handle
 270 */
 271void bnx2x_setup_cnic_info(struct bnx2x *bp);
 272
 273/**
 274 * bnx2x_int_enable - enable HW interrupts.
 275 *
 276 * @bp:         driver handle
 277 */
 278void bnx2x_int_enable(struct bnx2x *bp);
 279
 280/**
 281 * bnx2x_int_disable_sync - disable interrupts.
 282 *
 283 * @bp:         driver handle
 284 * @disable_hw: true, disable HW interrupts.
 285 *
 286 * This function ensures that there are no
 287 * ISRs or SP DPCs (sp_task) are running after it returns.
 288 */
 289void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw);
 290
 291/**
 292 * bnx2x_nic_init_cnic - init driver internals for cnic.
 293 *
 294 * @bp:         driver handle
 295 * @load_code:  COMMON, PORT or FUNCTION
 296 *
 297 * Initializes:
 298 *  - rings
 299 *  - status blocks
 300 *  - etc.
 301 */
 302void bnx2x_nic_init_cnic(struct bnx2x *bp);
 303
 304/**
 305 * bnx2x_preirq_nic_init - init driver internals.
 306 *
 307 * @bp:         driver handle
 308 *
 309 * Initializes:
 310 *  - fastpath object
 311 *  - fastpath rings
 312 *  etc.
 313 */
 314void bnx2x_pre_irq_nic_init(struct bnx2x *bp);
 315
 316/**
 317 * bnx2x_postirq_nic_init - init driver internals.
 318 *
 319 * @bp:         driver handle
 320 * @load_code:  COMMON, PORT or FUNCTION
 321 *
 322 * Initializes:
 323 *  - status blocks
 324 *  - slowpath rings
 325 *  - etc.
 326 */
 327void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code);
 328/**
 329 * bnx2x_alloc_mem_cnic - allocate driver's memory for cnic.
 330 *
 331 * @bp:         driver handle
 332 */
 333int bnx2x_alloc_mem_cnic(struct bnx2x *bp);
 334/**
 335 * bnx2x_alloc_mem - allocate driver's memory.
 336 *
 337 * @bp:         driver handle
 338 */
 339int bnx2x_alloc_mem(struct bnx2x *bp);
 340
 341/**
 342 * bnx2x_free_mem_cnic - release driver's memory for cnic.
 343 *
 344 * @bp:         driver handle
 345 */
 346void bnx2x_free_mem_cnic(struct bnx2x *bp);
 347/**
 348 * bnx2x_free_mem - release driver's memory.
 349 *
 350 * @bp:         driver handle
 351 */
 352void bnx2x_free_mem(struct bnx2x *bp);
 353
 354/**
 355 * bnx2x_set_num_queues - set number of queues according to mode.
 356 *
 357 * @bp:         driver handle
 358 */
 359void bnx2x_set_num_queues(struct bnx2x *bp);
 360
 361/**
 362 * bnx2x_chip_cleanup - cleanup chip internals.
 363 *
 364 * @bp:                 driver handle
 365 * @unload_mode:        COMMON, PORT, FUNCTION
 366 * @keep_link:          true iff link should be kept up.
 367 *
 368 * - Cleanup MAC configuration.
 369 * - Closes clients.
 370 * - etc.
 371 */
 372void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link);
 373
 374/**
 375 * bnx2x_acquire_hw_lock - acquire HW lock.
 376 *
 377 * @bp:         driver handle
 378 * @resource:   resource bit which was locked
 379 */
 380int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource);
 381
 382/**
 383 * bnx2x_release_hw_lock - release HW lock.
 384 *
 385 * @bp:         driver handle
 386 * @resource:   resource bit which was locked
 387 */
 388int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource);
 389
 390/**
 391 * bnx2x_release_leader_lock - release recovery leader lock
 392 *
 393 * @bp:         driver handle
 394 */
 395int bnx2x_release_leader_lock(struct bnx2x *bp);
 396
 397/**
 398 * bnx2x_set_eth_mac - configure eth MAC address in the HW
 399 *
 400 * @bp:         driver handle
 401 * @set:        set or clear
 402 *
 403 * Configures according to the value in netdev->dev_addr.
 404 */
 405int bnx2x_set_eth_mac(struct bnx2x *bp, bool set);
 406
 407/**
 408 * bnx2x_set_rx_mode - set MAC filtering configurations.
 409 *
 410 * @dev:        netdevice
 411 *
 412 * called with netif_tx_lock from dev_mcast.c
 413 * If bp->state is OPEN, should be called with
 414 * netif_addr_lock_bh()
 415 */
 416void bnx2x_set_rx_mode_inner(struct bnx2x *bp);
 417
 418/* Parity errors related */
 419void bnx2x_set_pf_load(struct bnx2x *bp);
 420bool bnx2x_clear_pf_load(struct bnx2x *bp);
 421bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print);
 422bool bnx2x_reset_is_done(struct bnx2x *bp, int engine);
 423void bnx2x_set_reset_in_progress(struct bnx2x *bp);
 424void bnx2x_set_reset_global(struct bnx2x *bp);
 425void bnx2x_disable_close_the_gate(struct bnx2x *bp);
 426int bnx2x_init_hw_func_cnic(struct bnx2x *bp);
 427
 428void bnx2x_clear_vlan_info(struct bnx2x *bp);
 429
 430/**
 431 * bnx2x_sp_event - handle ramrods completion.
 432 *
 433 * @fp:         fastpath handle for the event
 434 * @rr_cqe:     eth_rx_cqe
 435 */
 436void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe);
 437
 438/**
 439 * bnx2x_ilt_set_info - prepare ILT configurations.
 440 *
 441 * @bp:         driver handle
 442 */
 443void bnx2x_ilt_set_info(struct bnx2x *bp);
 444
 445/**
 446 * bnx2x_ilt_set_cnic_info - prepare ILT configurations for SRC
 447 * and TM.
 448 *
 449 * @bp:         driver handle
 450 */
 451void bnx2x_ilt_set_info_cnic(struct bnx2x *bp);
 452
 453/**
 454 * bnx2x_dcbx_init - initialize dcbx protocol.
 455 *
 456 * @bp:         driver handle
 457 */
 458void bnx2x_dcbx_init(struct bnx2x *bp, bool update_shmem);
 459
 460/**
 461 * bnx2x_set_power_state - set power state to the requested value.
 462 *
 463 * @bp:         driver handle
 464 * @state:      required state D0 or D3hot
 465 *
 466 * Currently only D0 and D3hot are supported.
 467 */
 468int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
 469
 470/**
 471 * bnx2x_update_max_mf_config - update MAX part of MF configuration in HW.
 472 *
 473 * @bp:         driver handle
 474 * @value:      new value
 475 */
 476void bnx2x_update_max_mf_config(struct bnx2x *bp, u32 value);
 477/* Error handling */
 478void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl);
 479
 480/* dev_close main block */
 481int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode, bool keep_link);
 482
 483/* dev_open main block */
 484int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
 485
 486/* hard_xmit callback */
 487netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev);
 488
 489/* setup_tc callback */
 490int bnx2x_setup_tc(struct net_device *dev, u8 num_tc);
 491int __bnx2x_setup_tc(struct net_device *dev, enum tc_setup_type type,
 492                     void *type_data);
 493
 494int bnx2x_get_vf_config(struct net_device *dev, int vf,
 495                        struct ifla_vf_info *ivi);
 496int bnx2x_set_vf_mac(struct net_device *dev, int queue, u8 *mac);
 497int bnx2x_set_vf_vlan(struct net_device *netdev, int vf, u16 vlan, u8 qos,
 498                      __be16 vlan_proto);
 499int bnx2x_set_vf_spoofchk(struct net_device *dev, int idx, bool val);
 500
 501/* select_queue callback */
 502u16 bnx2x_select_queue(struct net_device *dev, struct sk_buff *skb,
 503                       struct net_device *sb_dev,
 504                       select_queue_fallback_t fallback);
 505
 506static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
 507                                        struct bnx2x_fastpath *fp,
 508                                        u16 bd_prod, u16 rx_comp_prod,
 509                                        u16 rx_sge_prod)
 510{
 511        struct ustorm_eth_rx_producers rx_prods = {0};
 512        u32 i;
 513
 514        /* Update producers */
 515        rx_prods.bd_prod = bd_prod;
 516        rx_prods.cqe_prod = rx_comp_prod;
 517        rx_prods.sge_prod = rx_sge_prod;
 518
 519        /* Make sure that the BD and SGE data is updated before updating the
 520         * producers since FW might read the BD/SGE right after the producer
 521         * is updated.
 522         * This is only applicable for weak-ordered memory model archs such
 523         * as IA-64. The following barrier is also mandatory since FW will
 524         * assumes BDs must have buffers.
 525         */
 526        wmb();
 527
 528        for (i = 0; i < sizeof(rx_prods)/4; i++)
 529                REG_WR_RELAXED(bp, fp->ustorm_rx_prods_offset + i * 4,
 530                               ((u32 *)&rx_prods)[i]);
 531
 532        DP(NETIF_MSG_RX_STATUS,
 533           "queue[%d]:  wrote  bd_prod %u  cqe_prod %u  sge_prod %u\n",
 534           fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
 535}
 536
 537/* reload helper */
 538int bnx2x_reload_if_running(struct net_device *dev);
 539
 540int bnx2x_change_mac_addr(struct net_device *dev, void *p);
 541
 542/* NAPI poll Tx part */
 543int bnx2x_tx_int(struct bnx2x *bp, struct bnx2x_fp_txdata *txdata);
 544
 545extern const struct dev_pm_ops bnx2x_pm_ops;
 546
 547/* Release IRQ vectors */
 548void bnx2x_free_irq(struct bnx2x *bp);
 549
 550void bnx2x_free_fp_mem(struct bnx2x *bp);
 551void bnx2x_init_rx_rings(struct bnx2x *bp);
 552void bnx2x_init_rx_rings_cnic(struct bnx2x *bp);
 553void bnx2x_free_skbs(struct bnx2x *bp);
 554void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw);
 555void bnx2x_netif_start(struct bnx2x *bp);
 556int bnx2x_load_cnic(struct bnx2x *bp);
 557
 558/**
 559 * bnx2x_enable_msix - set msix configuration.
 560 *
 561 * @bp:         driver handle
 562 *
 563 * fills msix_table, requests vectors, updates num_queues
 564 * according to number of available vectors.
 565 */
 566int bnx2x_enable_msix(struct bnx2x *bp);
 567
 568/**
 569 * bnx2x_enable_msi - request msi mode from OS, updated internals accordingly
 570 *
 571 * @bp:         driver handle
 572 */
 573int bnx2x_enable_msi(struct bnx2x *bp);
 574
 575/**
 576 * bnx2x_alloc_mem_bp - allocate memories outsize main driver structure
 577 *
 578 * @bp:         driver handle
 579 */
 580int bnx2x_alloc_mem_bp(struct bnx2x *bp);
 581
 582/**
 583 * bnx2x_free_mem_bp - release memories outsize main driver structure
 584 *
 585 * @bp:         driver handle
 586 */
 587void bnx2x_free_mem_bp(struct bnx2x *bp);
 588
 589/**
 590 * bnx2x_change_mtu - change mtu netdev callback
 591 *
 592 * @dev:        net device
 593 * @new_mtu:    requested mtu
 594 *
 595 */
 596int bnx2x_change_mtu(struct net_device *dev, int new_mtu);
 597
 598#ifdef NETDEV_FCOE_WWNN
 599/**
 600 * bnx2x_fcoe_get_wwn - return the requested WWN value for this port
 601 *
 602 * @dev:        net_device
 603 * @wwn:        output buffer
 604 * @type:       WWN type: NETDEV_FCOE_WWNN (node) or NETDEV_FCOE_WWPN (port)
 605 *
 606 */
 607int bnx2x_fcoe_get_wwn(struct net_device *dev, u64 *wwn, int type);
 608#endif
 609
 610netdev_features_t bnx2x_fix_features(struct net_device *dev,
 611                                     netdev_features_t features);
 612int bnx2x_set_features(struct net_device *dev, netdev_features_t features);
 613
 614/**
 615 * bnx2x_tx_timeout - tx timeout netdev callback
 616 *
 617 * @dev:        net device
 618 */
 619void bnx2x_tx_timeout(struct net_device *dev, unsigned int txqueue);
 620
 621/** bnx2x_get_c2s_mapping - read inner-to-outer vlan configuration
 622 * c2s_map should have BNX2X_MAX_PRIORITY entries.
 623 * @bp:                 driver handle
 624 * @c2s_map:            should have BNX2X_MAX_PRIORITY entries for mapping
 625 * @c2s_default:        entry for non-tagged configuration
 626 */
 627void bnx2x_get_c2s_mapping(struct bnx2x *bp, u8 *c2s_map, u8 *c2s_default);
 628
 629/*********************** Inlines **********************************/
 630/*********************** Fast path ********************************/
 631static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
 632{
 633        barrier(); /* status block is written to by the chip */
 634        fp->fp_hc_idx = fp->sb_running_index[SM_RX_ID];
 635}
 636
 637static inline void bnx2x_igu_ack_sb_gen(struct bnx2x *bp, u8 igu_sb_id,
 638                                        u8 segment, u16 index, u8 op,
 639                                        u8 update, u32 igu_addr)
 640{
 641        struct igu_regular cmd_data = {0};
 642
 643        cmd_data.sb_id_and_flags =
 644                        ((index << IGU_REGULAR_SB_INDEX_SHIFT) |
 645                         (segment << IGU_REGULAR_SEGMENT_ACCESS_SHIFT) |
 646                         (update << IGU_REGULAR_BUPDATE_SHIFT) |
 647                         (op << IGU_REGULAR_ENABLE_INT_SHIFT));
 648
 649        DP(NETIF_MSG_INTR, "write 0x%08x to IGU addr 0x%x\n",
 650           cmd_data.sb_id_and_flags, igu_addr);
 651        REG_WR(bp, igu_addr, cmd_data.sb_id_and_flags);
 652
 653        /* Make sure that ACK is written */
 654        barrier();
 655}
 656
 657static inline void bnx2x_hc_ack_sb(struct bnx2x *bp, u8 sb_id,
 658                                   u8 storm, u16 index, u8 op, u8 update)
 659{
 660        u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
 661                       COMMAND_REG_INT_ACK);
 662        struct igu_ack_register igu_ack;
 663
 664        igu_ack.status_block_index = index;
 665        igu_ack.sb_id_and_flags =
 666                        ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
 667                         (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
 668                         (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
 669                         (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
 670
 671        REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
 672
 673        /* Make sure that ACK is written */
 674        barrier();
 675}
 676
 677static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 storm,
 678                                u16 index, u8 op, u8 update)
 679{
 680        if (bp->common.int_block == INT_BLOCK_HC)
 681                bnx2x_hc_ack_sb(bp, igu_sb_id, storm, index, op, update);
 682        else {
 683                u8 segment;
 684
 685                if (CHIP_INT_MODE_IS_BC(bp))
 686                        segment = storm;
 687                else if (igu_sb_id != bp->igu_dsb_id)
 688                        segment = IGU_SEG_ACCESS_DEF;
 689                else if (storm == ATTENTION_ID)
 690                        segment = IGU_SEG_ACCESS_ATTN;
 691                else
 692                        segment = IGU_SEG_ACCESS_DEF;
 693                bnx2x_igu_ack_sb(bp, igu_sb_id, segment, index, op, update);
 694        }
 695}
 696
 697static inline u16 bnx2x_hc_ack_int(struct bnx2x *bp)
 698{
 699        u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
 700                       COMMAND_REG_SIMD_MASK);
 701        u32 result = REG_RD(bp, hc_addr);
 702
 703        barrier();
 704        return result;
 705}
 706
 707static inline u16 bnx2x_igu_ack_int(struct bnx2x *bp)
 708{
 709        u32 igu_addr = (BAR_IGU_INTMEM + IGU_REG_SISR_MDPC_WMASK_LSB_UPPER*8);
 710        u32 result = REG_RD(bp, igu_addr);
 711
 712        DP(NETIF_MSG_INTR, "read 0x%08x from IGU addr 0x%x\n",
 713           result, igu_addr);
 714
 715        barrier();
 716        return result;
 717}
 718
 719static inline u16 bnx2x_ack_int(struct bnx2x *bp)
 720{
 721        barrier();
 722        if (bp->common.int_block == INT_BLOCK_HC)
 723                return bnx2x_hc_ack_int(bp);
 724        else
 725                return bnx2x_igu_ack_int(bp);
 726}
 727
 728static inline int bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata *txdata)
 729{
 730        /* Tell compiler that consumer and producer can change */
 731        barrier();
 732        return txdata->tx_pkt_prod != txdata->tx_pkt_cons;
 733}
 734
 735static inline u16 bnx2x_tx_avail(struct bnx2x *bp,
 736                                 struct bnx2x_fp_txdata *txdata)
 737{
 738        s16 used;
 739        u16 prod;
 740        u16 cons;
 741
 742        prod = txdata->tx_bd_prod;
 743        cons = txdata->tx_bd_cons;
 744
 745        used = SUB_S16(prod, cons);
 746
 747#ifdef BNX2X_STOP_ON_ERROR
 748        WARN_ON(used < 0);
 749        WARN_ON(used > txdata->tx_ring_size);
 750        WARN_ON((txdata->tx_ring_size - used) > MAX_TX_AVAIL);
 751#endif
 752
 753        return (s16)(txdata->tx_ring_size) - used;
 754}
 755
 756static inline int bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata *txdata)
 757{
 758        u16 hw_cons;
 759
 760        /* Tell compiler that status block fields can change */
 761        barrier();
 762        hw_cons = le16_to_cpu(*txdata->tx_cons_sb);
 763        return hw_cons != txdata->tx_pkt_cons;
 764}
 765
 766static inline bool bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
 767{
 768        u8 cos;
 769        for_each_cos_in_tx_queue(fp, cos)
 770                if (bnx2x_tx_queue_has_work(fp->txdata_ptr[cos]))
 771                        return true;
 772        return false;
 773}
 774
 775#define BNX2X_IS_CQE_COMPLETED(cqe_fp) (cqe_fp->marker == 0x0)
 776#define BNX2X_SEED_CQE(cqe_fp) (cqe_fp->marker = 0xFFFFFFFF)
 777static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
 778{
 779        u16 cons;
 780        union eth_rx_cqe *cqe;
 781        struct eth_fast_path_rx_cqe *cqe_fp;
 782
 783        cons = RCQ_BD(fp->rx_comp_cons);
 784        cqe = &fp->rx_comp_ring[cons];
 785        cqe_fp = &cqe->fast_path_cqe;
 786        return BNX2X_IS_CQE_COMPLETED(cqe_fp);
 787}
 788
 789/**
 790 * bnx2x_tx_disable - disables tx from stack point of view
 791 *
 792 * @bp:         driver handle
 793 */
 794static inline void bnx2x_tx_disable(struct bnx2x *bp)
 795{
 796        netif_tx_disable(bp->dev);
 797        netif_carrier_off(bp->dev);
 798}
 799
 800static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
 801                                     struct bnx2x_fastpath *fp, u16 index)
 802{
 803        struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
 804        struct page *page = sw_buf->page;
 805        struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
 806
 807        /* Skip "next page" elements */
 808        if (!page)
 809                return;
 810
 811        /* Since many fragments can share the same page, make sure to
 812         * only unmap and free the page once.
 813         */
 814        dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
 815                       SGE_PAGE_SIZE, DMA_FROM_DEVICE);
 816
 817        put_page(page);
 818
 819        sw_buf->page = NULL;
 820        sge->addr_hi = 0;
 821        sge->addr_lo = 0;
 822}
 823
 824static inline void bnx2x_del_all_napi_cnic(struct bnx2x *bp)
 825{
 826        int i;
 827
 828        for_each_rx_queue_cnic(bp, i) {
 829                __netif_napi_del(&bnx2x_fp(bp, i, napi));
 830        }
 831        synchronize_net();
 832}
 833
 834static inline void bnx2x_del_all_napi(struct bnx2x *bp)
 835{
 836        int i;
 837
 838        for_each_eth_queue(bp, i) {
 839                __netif_napi_del(&bnx2x_fp(bp, i, napi));
 840        }
 841        synchronize_net();
 842}
 843
 844int bnx2x_set_int_mode(struct bnx2x *bp);
 845
 846static inline void bnx2x_disable_msi(struct bnx2x *bp)
 847{
 848        if (bp->flags & USING_MSIX_FLAG) {
 849                pci_disable_msix(bp->pdev);
 850                bp->flags &= ~(USING_MSIX_FLAG | USING_SINGLE_MSIX_FLAG);
 851        } else if (bp->flags & USING_MSI_FLAG) {
 852                pci_disable_msi(bp->pdev);
 853                bp->flags &= ~USING_MSI_FLAG;
 854        }
 855}
 856
 857static inline void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
 858{
 859        int i, j;
 860
 861        for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
 862                int idx = RX_SGE_CNT * i - 1;
 863
 864                for (j = 0; j < 2; j++) {
 865                        BIT_VEC64_CLEAR_BIT(fp->sge_mask, idx);
 866                        idx--;
 867                }
 868        }
 869}
 870
 871static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
 872{
 873        /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
 874        memset(fp->sge_mask, 0xff, sizeof(fp->sge_mask));
 875
 876        /* Clear the two last indices in the page to 1:
 877           these are the indices that correspond to the "next" element,
 878           hence will never be indicated and should be removed from
 879           the calculations. */
 880        bnx2x_clear_sge_mask_next_elems(fp);
 881}
 882
 883/* note that we are not allocating a new buffer,
 884 * we are just moving one from cons to prod
 885 * we are not creating a new mapping,
 886 * so there is no need to check for dma_mapping_error().
 887 */
 888static inline void bnx2x_reuse_rx_data(struct bnx2x_fastpath *fp,
 889                                      u16 cons, u16 prod)
 890{
 891        struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
 892        struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
 893        struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
 894        struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
 895
 896        dma_unmap_addr_set(prod_rx_buf, mapping,
 897                           dma_unmap_addr(cons_rx_buf, mapping));
 898        prod_rx_buf->data = cons_rx_buf->data;
 899        *prod_bd = *cons_bd;
 900}
 901
 902/************************* Init ******************************************/
 903
 904/* returns func by VN for current port */
 905static inline int func_by_vn(struct bnx2x *bp, int vn)
 906{
 907        return 2 * vn + BP_PORT(bp);
 908}
 909
 910static inline int bnx2x_config_rss_eth(struct bnx2x *bp, bool config_hash)
 911{
 912        return bnx2x_rss(bp, &bp->rss_conf_obj, config_hash, true);
 913}
 914
 915/**
 916 * bnx2x_func_start - init function
 917 *
 918 * @bp:         driver handle
 919 *
 920 * Must be called before sending CLIENT_SETUP for the first client.
 921 */
 922static inline int bnx2x_func_start(struct bnx2x *bp)
 923{
 924        struct bnx2x_func_state_params func_params = {NULL};
 925        struct bnx2x_func_start_params *start_params =
 926                &func_params.params.start;
 927        u16 port;
 928
 929        /* Prepare parameters for function state transitions */
 930        __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
 931
 932        func_params.f_obj = &bp->func_obj;
 933        func_params.cmd = BNX2X_F_CMD_START;
 934
 935        /* Function parameters */
 936        start_params->mf_mode = bp->mf_mode;
 937        start_params->sd_vlan_tag = bp->mf_ov;
 938
 939        /* Configure Ethertype for BD mode */
 940        if (IS_MF_BD(bp)) {
 941                DP(NETIF_MSG_IFUP, "Configuring ethertype 0x88a8 for BD\n");
 942                start_params->sd_vlan_eth_type = ETH_P_8021AD;
 943                REG_WR(bp, PRS_REG_VLAN_TYPE_0, ETH_P_8021AD);
 944                REG_WR(bp, PBF_REG_VLAN_TYPE_0, ETH_P_8021AD);
 945                REG_WR(bp, NIG_REG_LLH_E1HOV_TYPE_1, ETH_P_8021AD);
 946
 947                bnx2x_get_c2s_mapping(bp, start_params->c2s_pri,
 948                                      &start_params->c2s_pri_default);
 949                start_params->c2s_pri_valid = 1;
 950
 951                DP(NETIF_MSG_IFUP,
 952                   "Inner-to-Outer priority: %02x %02x %02x %02x %02x %02x %02x %02x [Default %02x]\n",
 953                   start_params->c2s_pri[0], start_params->c2s_pri[1],
 954                   start_params->c2s_pri[2], start_params->c2s_pri[3],
 955                   start_params->c2s_pri[4], start_params->c2s_pri[5],
 956                   start_params->c2s_pri[6], start_params->c2s_pri[7],
 957                   start_params->c2s_pri_default);
 958        }
 959
 960        if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp))
 961                start_params->network_cos_mode = STATIC_COS;
 962        else /* CHIP_IS_E1X */
 963                start_params->network_cos_mode = FW_WRR;
 964        if (bp->udp_tunnel_ports[BNX2X_UDP_PORT_VXLAN].count) {
 965                port = bp->udp_tunnel_ports[BNX2X_UDP_PORT_VXLAN].dst_port;
 966                start_params->vxlan_dst_port = port;
 967        }
 968        if (bp->udp_tunnel_ports[BNX2X_UDP_PORT_GENEVE].count) {
 969                port = bp->udp_tunnel_ports[BNX2X_UDP_PORT_GENEVE].dst_port;
 970                start_params->geneve_dst_port = port;
 971        }
 972
 973        start_params->inner_rss = 1;
 974
 975        if (IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
 976                start_params->class_fail_ethtype = ETH_P_FIP;
 977                start_params->class_fail = 1;
 978                start_params->no_added_tags = 1;
 979        }
 980
 981        return bnx2x_func_state_change(bp, &func_params);
 982}
 983
 984/**
 985 * bnx2x_set_fw_mac_addr - fill in a MAC address in FW format
 986 *
 987 * @fw_hi:      pointer to upper part
 988 * @fw_mid:     pointer to middle part
 989 * @fw_lo:      pointer to lower part
 990 * @mac:        pointer to MAC address
 991 */
 992static inline void bnx2x_set_fw_mac_addr(__le16 *fw_hi, __le16 *fw_mid,
 993                                         __le16 *fw_lo, u8 *mac)
 994{
 995        ((u8 *)fw_hi)[0]  = mac[1];
 996        ((u8 *)fw_hi)[1]  = mac[0];
 997        ((u8 *)fw_mid)[0] = mac[3];
 998        ((u8 *)fw_mid)[1] = mac[2];
 999        ((u8 *)fw_lo)[0]  = mac[5];
1000        ((u8 *)fw_lo)[1]  = mac[4];
1001}
1002
1003static inline void bnx2x_free_rx_mem_pool(struct bnx2x *bp,
1004                                          struct bnx2x_alloc_pool *pool)
1005{
1006        if (!pool->page)
1007                return;
1008
1009        put_page(pool->page);
1010
1011        pool->page = NULL;
1012}
1013
1014static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1015                                           struct bnx2x_fastpath *fp, int last)
1016{
1017        int i;
1018
1019        if (fp->mode == TPA_MODE_DISABLED)
1020                return;
1021
1022        for (i = 0; i < last; i++)
1023                bnx2x_free_rx_sge(bp, fp, i);
1024
1025        bnx2x_free_rx_mem_pool(bp, &fp->page_pool);
1026}
1027
1028static inline void bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath *fp)
1029{
1030        int i;
1031
1032        for (i = 1; i <= NUM_RX_RINGS; i++) {
1033                struct eth_rx_bd *rx_bd;
1034
1035                rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
1036                rx_bd->addr_hi =
1037                        cpu_to_le32(U64_HI(fp->rx_desc_mapping +
1038                                    BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
1039                rx_bd->addr_lo =
1040                        cpu_to_le32(U64_LO(fp->rx_desc_mapping +
1041                                    BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
1042        }
1043}
1044
1045/* Statistics ID are global per chip/path, while Client IDs for E1x are per
1046 * port.
1047 */
1048static inline u8 bnx2x_stats_id(struct bnx2x_fastpath *fp)
1049{
1050        struct bnx2x *bp = fp->bp;
1051        if (!CHIP_IS_E1x(bp)) {
1052                /* there are special statistics counters for FCoE 136..140 */
1053                if (IS_FCOE_FP(fp))
1054                        return bp->cnic_base_cl_id + (bp->pf_num >> 1);
1055                return fp->cl_id;
1056        }
1057        return fp->cl_id + BP_PORT(bp) * FP_SB_MAX_E1x;
1058}
1059
1060static inline void bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath *fp,
1061                                               bnx2x_obj_type obj_type)
1062{
1063        struct bnx2x *bp = fp->bp;
1064
1065        /* Configure classification DBs */
1066        bnx2x_init_mac_obj(bp, &bnx2x_sp_obj(bp, fp).mac_obj, fp->cl_id,
1067                           fp->cid, BP_FUNC(bp), bnx2x_sp(bp, mac_rdata),
1068                           bnx2x_sp_mapping(bp, mac_rdata),
1069                           BNX2X_FILTER_MAC_PENDING,
1070                           &bp->sp_state, obj_type,
1071                           &bp->macs_pool);
1072
1073        if (!CHIP_IS_E1x(bp))
1074                bnx2x_init_vlan_obj(bp, &bnx2x_sp_obj(bp, fp).vlan_obj,
1075                                    fp->cl_id, fp->cid, BP_FUNC(bp),
1076                                    bnx2x_sp(bp, vlan_rdata),
1077                                    bnx2x_sp_mapping(bp, vlan_rdata),
1078                                    BNX2X_FILTER_VLAN_PENDING,
1079                                    &bp->sp_state, obj_type,
1080                                    &bp->vlans_pool);
1081}
1082
1083/**
1084 * bnx2x_get_path_func_num - get number of active functions
1085 *
1086 * @bp:         driver handle
1087 *
1088 * Calculates the number of active (not hidden) functions on the
1089 * current path.
1090 */
1091static inline u8 bnx2x_get_path_func_num(struct bnx2x *bp)
1092{
1093        u8 func_num = 0, i;
1094
1095        /* 57710 has only one function per-port */
1096        if (CHIP_IS_E1(bp))
1097                return 1;
1098
1099        /* Calculate a number of functions enabled on the current
1100         * PATH/PORT.
1101         */
1102        if (CHIP_REV_IS_SLOW(bp)) {
1103                if (IS_MF(bp))
1104                        func_num = 4;
1105                else
1106                        func_num = 2;
1107        } else {
1108                for (i = 0; i < E1H_FUNC_MAX / 2; i++) {
1109                        u32 func_config =
1110                                MF_CFG_RD(bp,
1111                                          func_mf_config[BP_PATH(bp) + 2 * i].
1112                                          config);
1113                        func_num +=
1114                                ((func_config & FUNC_MF_CFG_FUNC_HIDE) ? 0 : 1);
1115                }
1116        }
1117
1118        WARN_ON(!func_num);
1119
1120        return func_num;
1121}
1122
1123static inline void bnx2x_init_bp_objs(struct bnx2x *bp)
1124{
1125        /* RX_MODE controlling object */
1126        bnx2x_init_rx_mode_obj(bp, &bp->rx_mode_obj);
1127
1128        /* multicast configuration controlling object */
1129        bnx2x_init_mcast_obj(bp, &bp->mcast_obj, bp->fp->cl_id, bp->fp->cid,
1130                             BP_FUNC(bp), BP_FUNC(bp),
1131                             bnx2x_sp(bp, mcast_rdata),
1132                             bnx2x_sp_mapping(bp, mcast_rdata),
1133                             BNX2X_FILTER_MCAST_PENDING, &bp->sp_state,
1134                             BNX2X_OBJ_TYPE_RX);
1135
1136        /* Setup CAM credit pools */
1137        bnx2x_init_mac_credit_pool(bp, &bp->macs_pool, BP_FUNC(bp),
1138                                   bnx2x_get_path_func_num(bp));
1139
1140        bnx2x_init_vlan_credit_pool(bp, &bp->vlans_pool, BP_FUNC(bp),
1141                                    bnx2x_get_path_func_num(bp));
1142
1143        /* RSS configuration object */
1144        bnx2x_init_rss_config_obj(bp, &bp->rss_conf_obj, bp->fp->cl_id,
1145                                  bp->fp->cid, BP_FUNC(bp), BP_FUNC(bp),
1146                                  bnx2x_sp(bp, rss_rdata),
1147                                  bnx2x_sp_mapping(bp, rss_rdata),
1148                                  BNX2X_FILTER_RSS_CONF_PENDING, &bp->sp_state,
1149                                  BNX2X_OBJ_TYPE_RX);
1150
1151        bp->vlan_credit = PF_VLAN_CREDIT_E2(bp, bnx2x_get_path_func_num(bp));
1152}
1153
1154static inline u8 bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
1155{
1156        if (CHIP_IS_E1x(fp->bp))
1157                return fp->cl_id + BP_PORT(fp->bp) * ETH_MAX_RX_CLIENTS_E1H;
1158        else
1159                return fp->cl_id;
1160}
1161
1162static inline void bnx2x_init_txdata(struct bnx2x *bp,
1163                                     struct bnx2x_fp_txdata *txdata, u32 cid,
1164                                     int txq_index, __le16 *tx_cons_sb,
1165                                     struct bnx2x_fastpath *fp)
1166{
1167        txdata->cid = cid;
1168        txdata->txq_index = txq_index;
1169        txdata->tx_cons_sb = tx_cons_sb;
1170        txdata->parent_fp = fp;
1171        txdata->tx_ring_size = IS_FCOE_FP(fp) ? MAX_TX_AVAIL : bp->tx_ring_size;
1172
1173        DP(NETIF_MSG_IFUP, "created tx data cid %d, txq %d\n",
1174           txdata->cid, txdata->txq_index);
1175}
1176
1177static inline u8 bnx2x_cnic_eth_cl_id(struct bnx2x *bp, u8 cl_idx)
1178{
1179        return bp->cnic_base_cl_id + cl_idx +
1180                (bp->pf_num >> 1) * BNX2X_MAX_CNIC_ETH_CL_ID_IDX;
1181}
1182
1183static inline u8 bnx2x_cnic_fw_sb_id(struct bnx2x *bp)
1184{
1185        /* the 'first' id is allocated for the cnic */
1186        return bp->base_fw_ndsb;
1187}
1188
1189static inline u8 bnx2x_cnic_igu_sb_id(struct bnx2x *bp)
1190{
1191        return bp->igu_base_sb;
1192}
1193
1194static inline int bnx2x_clean_tx_queue(struct bnx2x *bp,
1195                                       struct bnx2x_fp_txdata *txdata)
1196{
1197        int cnt = 1000;
1198
1199        while (bnx2x_has_tx_work_unload(txdata)) {
1200                if (!cnt) {
1201                        BNX2X_ERR("timeout waiting for queue[%d]: txdata->tx_pkt_prod(%d) != txdata->tx_pkt_cons(%d)\n",
1202                                  txdata->txq_index, txdata->tx_pkt_prod,
1203                                  txdata->tx_pkt_cons);
1204#ifdef BNX2X_STOP_ON_ERROR
1205                        bnx2x_panic();
1206                        return -EBUSY;
1207#else
1208                        break;
1209#endif
1210                }
1211                cnt--;
1212                usleep_range(1000, 2000);
1213        }
1214
1215        return 0;
1216}
1217
1218int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
1219
1220static inline void __storm_memset_struct(struct bnx2x *bp,
1221                                         u32 addr, size_t size, u32 *data)
1222{
1223        int i;
1224        for (i = 0; i < size/4; i++)
1225                REG_WR(bp, addr + (i * 4), data[i]);
1226}
1227
1228/**
1229 * bnx2x_wait_sp_comp - wait for the outstanding SP commands.
1230 *
1231 * @bp:         driver handle
1232 * @mask:       bits that need to be cleared
1233 */
1234static inline bool bnx2x_wait_sp_comp(struct bnx2x *bp, unsigned long mask)
1235{
1236        int tout = 5000; /* Wait for 5 secs tops */
1237
1238        while (tout--) {
1239                smp_mb();
1240                netif_addr_lock_bh(bp->dev);
1241                if (!(bp->sp_state & mask)) {
1242                        netif_addr_unlock_bh(bp->dev);
1243                        return true;
1244                }
1245                netif_addr_unlock_bh(bp->dev);
1246
1247                usleep_range(1000, 2000);
1248        }
1249
1250        smp_mb();
1251
1252        netif_addr_lock_bh(bp->dev);
1253        if (bp->sp_state & mask) {
1254                BNX2X_ERR("Filtering completion timed out. sp_state 0x%lx, mask 0x%lx\n",
1255                          bp->sp_state, mask);
1256                netif_addr_unlock_bh(bp->dev);
1257                return false;
1258        }
1259        netif_addr_unlock_bh(bp->dev);
1260
1261        return true;
1262}
1263
1264/**
1265 * bnx2x_set_ctx_validation - set CDU context validation values
1266 *
1267 * @bp:         driver handle
1268 * @cxt:        context of the connection on the host memory
1269 * @cid:        SW CID of the connection to be configured
1270 */
1271void bnx2x_set_ctx_validation(struct bnx2x *bp, struct eth_context *cxt,
1272                              u32 cid);
1273
1274void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u8 fw_sb_id,
1275                                    u8 sb_index, u8 disable, u16 usec);
1276void bnx2x_acquire_phy_lock(struct bnx2x *bp);
1277void bnx2x_release_phy_lock(struct bnx2x *bp);
1278
1279/**
1280 * bnx2x_extract_max_cfg - extract MAX BW part from MF configuration.
1281 *
1282 * @bp:         driver handle
1283 * @mf_cfg:     MF configuration
1284 *
1285 */
1286static inline u16 bnx2x_extract_max_cfg(struct bnx2x *bp, u32 mf_cfg)
1287{
1288        u16 max_cfg = (mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
1289                              FUNC_MF_CFG_MAX_BW_SHIFT;
1290        if (!max_cfg) {
1291                DP(NETIF_MSG_IFUP | BNX2X_MSG_ETHTOOL,
1292                   "Max BW configured to 0 - using 100 instead\n");
1293                max_cfg = 100;
1294        }
1295        return max_cfg;
1296}
1297
1298/* checks if HW supports GRO for given MTU */
1299static inline bool bnx2x_mtu_allows_gro(int mtu)
1300{
1301        /* gro frags per page */
1302        int fpp = SGE_PAGE_SIZE / (mtu - ETH_MAX_TPA_HEADER_SIZE);
1303
1304        /*
1305         * 1. Number of frags should not grow above MAX_SKB_FRAGS
1306         * 2. Frag must fit the page
1307         */
1308        return mtu <= SGE_PAGE_SIZE && (U_ETH_SGL_SIZE * fpp) <= MAX_SKB_FRAGS;
1309}
1310
1311/**
1312 * bnx2x_get_iscsi_info - update iSCSI params according to licensing info.
1313 *
1314 * @bp:         driver handle
1315 *
1316 */
1317void bnx2x_get_iscsi_info(struct bnx2x *bp);
1318
1319/**
1320 * bnx2x_link_sync_notify - send notification to other functions.
1321 *
1322 * @bp:         driver handle
1323 *
1324 */
1325static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
1326{
1327        int func;
1328        int vn;
1329
1330        /* Set the attention towards other drivers on the same port */
1331        for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
1332                if (vn == BP_VN(bp))
1333                        continue;
1334
1335                func = func_by_vn(bp, vn);
1336                REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
1337                       (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
1338        }
1339}
1340
1341/**
1342 * bnx2x_update_drv_flags - update flags in shmem
1343 *
1344 * @bp:         driver handle
1345 * @flags:      flags to update
1346 * @set:        set or clear
1347 *
1348 */
1349static inline void bnx2x_update_drv_flags(struct bnx2x *bp, u32 flags, u32 set)
1350{
1351        if (SHMEM2_HAS(bp, drv_flags)) {
1352                u32 drv_flags;
1353                bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
1354                drv_flags = SHMEM2_RD(bp, drv_flags);
1355
1356                if (set)
1357                        SET_FLAGS(drv_flags, flags);
1358                else
1359                        RESET_FLAGS(drv_flags, flags);
1360
1361                SHMEM2_WR(bp, drv_flags, drv_flags);
1362                DP(NETIF_MSG_IFUP, "drv_flags 0x%08x\n", drv_flags);
1363                bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
1364        }
1365}
1366
1367
1368
1369/**
1370 * bnx2x_fill_fw_str - Fill buffer with FW version string
1371 *
1372 * @bp:        driver handle
1373 * @buf:       character buffer to fill with the fw name
1374 * @buf_len:   length of the above buffer
1375 *
1376 */
1377void bnx2x_fill_fw_str(struct bnx2x *bp, char *buf, size_t buf_len);
1378
1379int bnx2x_drain_tx_queues(struct bnx2x *bp);
1380void bnx2x_squeeze_objects(struct bnx2x *bp);
1381
1382void bnx2x_schedule_sp_rtnl(struct bnx2x*, enum sp_rtnl_flag,
1383                            u32 verbose);
1384
1385/**
1386 * bnx2x_set_os_driver_state - write driver state for management FW usage
1387 *
1388 * @bp:         driver handle
1389 * @state:      OS_DRIVER_STATE_* value reflecting current driver state
1390 */
1391void bnx2x_set_os_driver_state(struct bnx2x *bp, u32 state);
1392
1393/**
1394 * bnx2x_nvram_read - reads data from nvram [might sleep]
1395 *
1396 * @bp:         driver handle
1397 * @offset:     byte offset in nvram
1398 * @ret_buf:    pointer to buffer where data is to be stored
1399 * @buf_size:   Length of 'ret_buf' in bytes
1400 */
1401int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
1402                     int buf_size);
1403
1404#endif /* BNX2X_CMN_H */
1405