1
2
3
4
5
6
7#ifndef _GVE_H_
8#define _GVE_H_
9
10#include <linux/dma-mapping.h>
11#include <linux/netdevice.h>
12#include <linux/pci.h>
13#include <linux/u64_stats_sync.h>
14#include "gve_desc.h"
15
16#ifndef PCI_VENDOR_ID_GOOGLE
17#define PCI_VENDOR_ID_GOOGLE 0x1ae0
18#endif
19
20#define PCI_DEV_ID_GVNIC 0x0042
21
22#define GVE_REGISTER_BAR 0
23#define GVE_DOORBELL_BAR 2
24
25
26#define GVE_TX_MAX_IOVEC 4
27
28#define GVE_MIN_MSIX 3
29
30
31struct gve_rx_desc_queue {
32 struct gve_rx_desc *desc_ring;
33 dma_addr_t bus;
34 u8 seqno;
35};
36
37
38struct gve_rx_slot_page_info {
39 struct page *page;
40 void *page_address;
41 u32 page_offset;
42};
43
44
45
46
47struct gve_queue_page_list {
48 u32 id;
49 u32 num_entries;
50 struct page **pages;
51 dma_addr_t *page_buses;
52};
53
54
55struct gve_rx_data_queue {
56 struct gve_rx_data_slot *data_ring;
57 dma_addr_t data_bus;
58 struct gve_rx_slot_page_info *page_info;
59 struct gve_queue_page_list *qpl;
60};
61
62struct gve_priv;
63
64
65struct gve_rx_ring {
66 struct gve_priv *gve;
67 struct gve_rx_desc_queue desc;
68 struct gve_rx_data_queue data;
69 u64 rbytes;
70 u64 rpackets;
71 u32 cnt;
72 u32 fill_cnt;
73 u32 mask;
74 u32 q_num;
75 u32 ntfy_id;
76 struct gve_queue_resources *q_resources;
77 dma_addr_t q_resources_bus;
78 struct u64_stats_sync statss;
79};
80
81
82union gve_tx_desc {
83 struct gve_tx_pkt_desc pkt;
84 struct gve_tx_seg_desc seg;
85};
86
87
88struct gve_tx_iovec {
89 u32 iov_offset;
90 u32 iov_len;
91 u32 iov_padding;
92};
93
94
95
96
97struct gve_tx_buffer_state {
98 struct sk_buff *skb;
99 struct gve_tx_iovec iov[GVE_TX_MAX_IOVEC];
100};
101
102
103struct gve_tx_fifo {
104 void *base;
105 u32 size;
106 atomic_t available;
107 u32 head;
108 struct gve_queue_page_list *qpl;
109};
110
111
112struct gve_tx_ring {
113
114 struct gve_tx_fifo tx_fifo;
115 u32 req;
116 u32 done;
117
118
119 __be32 last_nic_done ____cacheline_aligned;
120 u64 pkt_done;
121 u64 bytes_done;
122
123
124 union gve_tx_desc *desc ____cacheline_aligned;
125 struct gve_tx_buffer_state *info;
126 struct netdev_queue *netdev_txq;
127 struct gve_queue_resources *q_resources;
128 u32 mask;
129
130
131 u32 q_num ____cacheline_aligned;
132 u32 stop_queue;
133 u32 wake_queue;
134 u32 ntfy_id;
135 dma_addr_t bus;
136 dma_addr_t q_resources_bus;
137 struct u64_stats_sync statss;
138} ____cacheline_aligned;
139
140
141
142
143struct gve_notify_block {
144 __be32 irq_db_index;
145 char name[IFNAMSIZ + 16];
146 struct napi_struct napi;
147 struct gve_priv *priv;
148 struct gve_tx_ring *tx;
149 struct gve_rx_ring *rx;
150} ____cacheline_aligned;
151
152
153struct gve_queue_config {
154 u16 max_queues;
155 u16 num_queues;
156};
157
158
159struct gve_qpl_config {
160 u32 qpl_map_size;
161 unsigned long *qpl_id_map;
162};
163
164struct gve_priv {
165 struct net_device *dev;
166 struct gve_tx_ring *tx;
167 struct gve_rx_ring *rx;
168 struct gve_queue_page_list *qpls;
169 struct gve_notify_block *ntfy_blocks;
170 dma_addr_t ntfy_block_bus;
171 struct msix_entry *msix_vectors;
172 char mgmt_msix_name[IFNAMSIZ + 16];
173 u32 mgmt_msix_idx;
174 __be32 *counter_array;
175 dma_addr_t counter_array_bus;
176
177 u16 num_event_counters;
178 u16 tx_desc_cnt;
179 u16 rx_desc_cnt;
180 u16 tx_pages_per_qpl;
181 u16 rx_pages_per_qpl;
182 u64 max_registered_pages;
183 u64 num_registered_pages;
184 u32 rx_copybreak;
185 u16 default_num_queues;
186
187 struct gve_queue_config tx_cfg;
188 struct gve_queue_config rx_cfg;
189 struct gve_qpl_config qpl_cfg;
190 u32 num_ntfy_blks;
191
192 struct gve_registers __iomem *reg_bar0;
193 __be32 __iomem *db_bar2;
194 u32 msg_enable;
195 struct pci_dev *pdev;
196
197
198 u32 tx_timeo_cnt;
199
200
201 union gve_adminq_command *adminq;
202 dma_addr_t adminq_bus_addr;
203 u32 adminq_mask;
204 u32 adminq_prod_cnt;
205
206 struct workqueue_struct *gve_wq;
207 struct work_struct service_task;
208 unsigned long service_task_flags;
209 unsigned long state_flags;
210};
211
212enum gve_service_task_flags {
213 GVE_PRIV_FLAGS_DO_RESET = BIT(1),
214 GVE_PRIV_FLAGS_RESET_IN_PROGRESS = BIT(2),
215 GVE_PRIV_FLAGS_PROBE_IN_PROGRESS = BIT(3),
216};
217
218enum gve_state_flags {
219 GVE_PRIV_FLAGS_ADMIN_QUEUE_OK = BIT(1),
220 GVE_PRIV_FLAGS_DEVICE_RESOURCES_OK = BIT(2),
221 GVE_PRIV_FLAGS_DEVICE_RINGS_OK = BIT(3),
222 GVE_PRIV_FLAGS_NAPI_ENABLED = BIT(4),
223};
224
225static inline bool gve_get_do_reset(struct gve_priv *priv)
226{
227 return test_bit(GVE_PRIV_FLAGS_DO_RESET, &priv->service_task_flags);
228}
229
230static inline void gve_set_do_reset(struct gve_priv *priv)
231{
232 set_bit(GVE_PRIV_FLAGS_DO_RESET, &priv->service_task_flags);
233}
234
235static inline void gve_clear_do_reset(struct gve_priv *priv)
236{
237 clear_bit(GVE_PRIV_FLAGS_DO_RESET, &priv->service_task_flags);
238}
239
240static inline bool gve_get_reset_in_progress(struct gve_priv *priv)
241{
242 return test_bit(GVE_PRIV_FLAGS_RESET_IN_PROGRESS,
243 &priv->service_task_flags);
244}
245
246static inline void gve_set_reset_in_progress(struct gve_priv *priv)
247{
248 set_bit(GVE_PRIV_FLAGS_RESET_IN_PROGRESS, &priv->service_task_flags);
249}
250
251static inline void gve_clear_reset_in_progress(struct gve_priv *priv)
252{
253 clear_bit(GVE_PRIV_FLAGS_RESET_IN_PROGRESS, &priv->service_task_flags);
254}
255
256static inline bool gve_get_probe_in_progress(struct gve_priv *priv)
257{
258 return test_bit(GVE_PRIV_FLAGS_PROBE_IN_PROGRESS,
259 &priv->service_task_flags);
260}
261
262static inline void gve_set_probe_in_progress(struct gve_priv *priv)
263{
264 set_bit(GVE_PRIV_FLAGS_PROBE_IN_PROGRESS, &priv->service_task_flags);
265}
266
267static inline void gve_clear_probe_in_progress(struct gve_priv *priv)
268{
269 clear_bit(GVE_PRIV_FLAGS_PROBE_IN_PROGRESS, &priv->service_task_flags);
270}
271
272static inline bool gve_get_admin_queue_ok(struct gve_priv *priv)
273{
274 return test_bit(GVE_PRIV_FLAGS_ADMIN_QUEUE_OK, &priv->state_flags);
275}
276
277static inline void gve_set_admin_queue_ok(struct gve_priv *priv)
278{
279 set_bit(GVE_PRIV_FLAGS_ADMIN_QUEUE_OK, &priv->state_flags);
280}
281
282static inline void gve_clear_admin_queue_ok(struct gve_priv *priv)
283{
284 clear_bit(GVE_PRIV_FLAGS_ADMIN_QUEUE_OK, &priv->state_flags);
285}
286
287static inline bool gve_get_device_resources_ok(struct gve_priv *priv)
288{
289 return test_bit(GVE_PRIV_FLAGS_DEVICE_RESOURCES_OK, &priv->state_flags);
290}
291
292static inline void gve_set_device_resources_ok(struct gve_priv *priv)
293{
294 set_bit(GVE_PRIV_FLAGS_DEVICE_RESOURCES_OK, &priv->state_flags);
295}
296
297static inline void gve_clear_device_resources_ok(struct gve_priv *priv)
298{
299 clear_bit(GVE_PRIV_FLAGS_DEVICE_RESOURCES_OK, &priv->state_flags);
300}
301
302static inline bool gve_get_device_rings_ok(struct gve_priv *priv)
303{
304 return test_bit(GVE_PRIV_FLAGS_DEVICE_RINGS_OK, &priv->state_flags);
305}
306
307static inline void gve_set_device_rings_ok(struct gve_priv *priv)
308{
309 set_bit(GVE_PRIV_FLAGS_DEVICE_RINGS_OK, &priv->state_flags);
310}
311
312static inline void gve_clear_device_rings_ok(struct gve_priv *priv)
313{
314 clear_bit(GVE_PRIV_FLAGS_DEVICE_RINGS_OK, &priv->state_flags);
315}
316
317static inline bool gve_get_napi_enabled(struct gve_priv *priv)
318{
319 return test_bit(GVE_PRIV_FLAGS_NAPI_ENABLED, &priv->state_flags);
320}
321
322static inline void gve_set_napi_enabled(struct gve_priv *priv)
323{
324 set_bit(GVE_PRIV_FLAGS_NAPI_ENABLED, &priv->state_flags);
325}
326
327static inline void gve_clear_napi_enabled(struct gve_priv *priv)
328{
329 clear_bit(GVE_PRIV_FLAGS_NAPI_ENABLED, &priv->state_flags);
330}
331
332
333
334static inline __be32 __iomem *gve_irq_doorbell(struct gve_priv *priv,
335 struct gve_notify_block *block)
336{
337 return &priv->db_bar2[be32_to_cpu(block->irq_db_index)];
338}
339
340
341
342static inline u32 gve_tx_idx_to_ntfy(struct gve_priv *priv, u32 queue_idx)
343{
344 return queue_idx;
345}
346
347
348
349static inline u32 gve_rx_idx_to_ntfy(struct gve_priv *priv, u32 queue_idx)
350{
351 return (priv->num_ntfy_blks / 2) + queue_idx;
352}
353
354
355
356static inline u32 gve_num_tx_qpls(struct gve_priv *priv)
357{
358 return priv->tx_cfg.num_queues;
359}
360
361
362
363static inline u32 gve_num_rx_qpls(struct gve_priv *priv)
364{
365 return priv->rx_cfg.num_queues;
366}
367
368
369
370static inline
371struct gve_queue_page_list *gve_assign_tx_qpl(struct gve_priv *priv)
372{
373 int id = find_first_zero_bit(priv->qpl_cfg.qpl_id_map,
374 priv->qpl_cfg.qpl_map_size);
375
376
377 if (id >= gve_num_tx_qpls(priv))
378 return NULL;
379
380 set_bit(id, priv->qpl_cfg.qpl_id_map);
381 return &priv->qpls[id];
382}
383
384
385
386static inline
387struct gve_queue_page_list *gve_assign_rx_qpl(struct gve_priv *priv)
388{
389 int id = find_next_zero_bit(priv->qpl_cfg.qpl_id_map,
390 priv->qpl_cfg.qpl_map_size,
391 gve_num_tx_qpls(priv));
392
393
394 if (id == priv->qpl_cfg.qpl_map_size)
395 return NULL;
396
397 set_bit(id, priv->qpl_cfg.qpl_id_map);
398 return &priv->qpls[id];
399}
400
401
402
403static inline void gve_unassign_qpl(struct gve_priv *priv, int id)
404{
405 clear_bit(id, priv->qpl_cfg.qpl_id_map);
406}
407
408
409
410static inline enum dma_data_direction gve_qpl_dma_dir(struct gve_priv *priv,
411 int id)
412{
413 if (id < gve_num_tx_qpls(priv))
414 return DMA_TO_DEVICE;
415 else
416 return DMA_FROM_DEVICE;
417}
418
419
420static inline bool gve_can_recycle_pages(struct net_device *dev)
421{
422
423
424
425 return dev->max_mtu <= PAGE_SIZE / 2;
426}
427
428
429int gve_alloc_page(struct device *dev, struct page **page, dma_addr_t *dma,
430 enum dma_data_direction);
431void gve_free_page(struct device *dev, struct page *page, dma_addr_t dma,
432 enum dma_data_direction);
433
434netdev_tx_t gve_tx(struct sk_buff *skb, struct net_device *dev);
435bool gve_tx_poll(struct gve_notify_block *block, int budget);
436int gve_tx_alloc_rings(struct gve_priv *priv);
437void gve_tx_free_rings(struct gve_priv *priv);
438__be32 gve_tx_load_event_counter(struct gve_priv *priv,
439 struct gve_tx_ring *tx);
440
441void gve_rx_write_doorbell(struct gve_priv *priv, struct gve_rx_ring *rx);
442bool gve_rx_poll(struct gve_notify_block *block, int budget);
443int gve_rx_alloc_rings(struct gve_priv *priv);
444void gve_rx_free_rings(struct gve_priv *priv);
445bool gve_clean_rx_done(struct gve_rx_ring *rx, int budget,
446 netdev_features_t feat);
447
448void gve_schedule_reset(struct gve_priv *priv);
449int gve_reset(struct gve_priv *priv, bool attempt_teardown);
450int gve_adjust_queues(struct gve_priv *priv,
451 struct gve_queue_config new_rx_config,
452 struct gve_queue_config new_tx_config);
453
454extern const struct ethtool_ops gve_ethtool_ops;
455
456extern const char gve_version_str[];
457#endif
458