1
2
3
4
5
6
7
8
9
10
11
12
13
14
15#define dev_fmt(fmt) "pciehp: " fmt
16
17#include <linux/dmi.h>
18#include <linux/kernel.h>
19#include <linux/types.h>
20#include <linux/jiffies.h>
21#include <linux/kthread.h>
22#include <linux/pci.h>
23#include <linux/pm_runtime.h>
24#include <linux/interrupt.h>
25#include <linux/slab.h>
26
27#include "../pci.h"
28#include "pciehp.h"
29
30static const struct dmi_system_id inband_presence_disabled_dmi_table[] = {
31
32
33
34
35
36
37
38
39 {
40 .ident = "Dell System",
41 .matches = {
42 DMI_MATCH(DMI_OEM_STRING, "Dell System"),
43 },
44 },
45 {}
46};
47
48static inline struct pci_dev *ctrl_dev(struct controller *ctrl)
49{
50 return ctrl->pcie->port;
51}
52
53static irqreturn_t pciehp_isr(int irq, void *dev_id);
54static irqreturn_t pciehp_ist(int irq, void *dev_id);
55static int pciehp_poll(void *data);
56
57static inline int pciehp_request_irq(struct controller *ctrl)
58{
59 int retval, irq = ctrl->pcie->irq;
60
61 if (pciehp_poll_mode) {
62 ctrl->poll_thread = kthread_run(&pciehp_poll, ctrl,
63 "pciehp_poll-%s",
64 slot_name(ctrl));
65 return PTR_ERR_OR_ZERO(ctrl->poll_thread);
66 }
67
68
69 retval = request_threaded_irq(irq, pciehp_isr, pciehp_ist,
70 IRQF_SHARED, "pciehp", ctrl);
71 if (retval)
72 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
73 irq);
74 return retval;
75}
76
77static inline void pciehp_free_irq(struct controller *ctrl)
78{
79 if (pciehp_poll_mode)
80 kthread_stop(ctrl->poll_thread);
81 else
82 free_irq(ctrl->pcie->irq, ctrl);
83}
84
85static int pcie_poll_cmd(struct controller *ctrl, int timeout)
86{
87 struct pci_dev *pdev = ctrl_dev(ctrl);
88 u16 slot_status;
89
90 do {
91 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
92 if (slot_status == (u16) ~0) {
93 ctrl_info(ctrl, "%s: no response from device\n",
94 __func__);
95 return 0;
96 }
97
98 if (slot_status & PCI_EXP_SLTSTA_CC) {
99 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
100 PCI_EXP_SLTSTA_CC);
101 return 1;
102 }
103 msleep(10);
104 timeout -= 10;
105 } while (timeout >= 0);
106 return 0;
107}
108
109static void pcie_wait_cmd(struct controller *ctrl)
110{
111 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
112 unsigned long duration = msecs_to_jiffies(msecs);
113 unsigned long cmd_timeout = ctrl->cmd_started + duration;
114 unsigned long now, timeout;
115 int rc;
116
117
118
119
120
121 if (NO_CMD_CMPL(ctrl))
122 return;
123
124 if (!ctrl->cmd_busy)
125 return;
126
127
128
129
130
131 now = jiffies;
132 if (time_before_eq(cmd_timeout, now))
133 timeout = 1;
134 else
135 timeout = cmd_timeout - now;
136
137 if (ctrl->slot_ctrl & PCI_EXP_SLTCTL_HPIE &&
138 ctrl->slot_ctrl & PCI_EXP_SLTCTL_CCIE)
139 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
140 else
141 rc = pcie_poll_cmd(ctrl, jiffies_to_msecs(timeout));
142
143 if (!rc)
144 ctrl_info(ctrl, "Timeout on hotplug command %#06x (issued %u msec ago)\n",
145 ctrl->slot_ctrl,
146 jiffies_to_msecs(jiffies - ctrl->cmd_started));
147}
148
149#define CC_ERRATUM_MASK (PCI_EXP_SLTCTL_PCC | \
150 PCI_EXP_SLTCTL_PIC | \
151 PCI_EXP_SLTCTL_AIC | \
152 PCI_EXP_SLTCTL_EIC)
153
154static void pcie_do_write_cmd(struct controller *ctrl, u16 cmd,
155 u16 mask, bool wait)
156{
157 struct pci_dev *pdev = ctrl_dev(ctrl);
158 u16 slot_ctrl_orig, slot_ctrl;
159
160 mutex_lock(&ctrl->ctrl_lock);
161
162
163
164
165 pcie_wait_cmd(ctrl);
166
167 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
168 if (slot_ctrl == (u16) ~0) {
169 ctrl_info(ctrl, "%s: no response from device\n", __func__);
170 goto out;
171 }
172
173 slot_ctrl_orig = slot_ctrl;
174 slot_ctrl &= ~mask;
175 slot_ctrl |= (cmd & mask);
176 ctrl->cmd_busy = 1;
177 smp_mb();
178 ctrl->slot_ctrl = slot_ctrl;
179 pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl);
180 ctrl->cmd_started = jiffies;
181
182
183
184
185
186
187
188
189 if (pdev->broken_cmd_compl &&
190 (slot_ctrl_orig & CC_ERRATUM_MASK) == (slot_ctrl & CC_ERRATUM_MASK))
191 ctrl->cmd_busy = 0;
192
193
194
195
196
197 if (wait)
198 pcie_wait_cmd(ctrl);
199
200out:
201 mutex_unlock(&ctrl->ctrl_lock);
202}
203
204
205
206
207
208
209
210static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
211{
212 pcie_do_write_cmd(ctrl, cmd, mask, true);
213}
214
215
216static void pcie_write_cmd_nowait(struct controller *ctrl, u16 cmd, u16 mask)
217{
218 pcie_do_write_cmd(ctrl, cmd, mask, false);
219}
220
221
222
223
224
225
226
227
228
229
230
231
232int pciehp_check_link_active(struct controller *ctrl)
233{
234 struct pci_dev *pdev = ctrl_dev(ctrl);
235 u16 lnk_status;
236 int ret;
237
238 ret = pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
239 if (ret == PCIBIOS_DEVICE_NOT_FOUND || lnk_status == (u16)~0)
240 return -ENODEV;
241
242 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
243 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
244
245 return ret;
246}
247
248static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
249{
250 u32 l;
251 int count = 0;
252 int delay = 1000, step = 20;
253 bool found = false;
254
255 do {
256 found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
257 count++;
258
259 if (found)
260 break;
261
262 msleep(step);
263 delay -= step;
264 } while (delay > 0);
265
266 if (count > 1)
267 pr_debug("pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
268 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
269 PCI_FUNC(devfn), count, step, l);
270
271 return found;
272}
273
274static void pcie_wait_for_presence(struct pci_dev *pdev)
275{
276 int timeout = 1250;
277 u16 slot_status;
278
279 do {
280 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
281 if (slot_status & PCI_EXP_SLTSTA_PDS)
282 return;
283 msleep(10);
284 timeout -= 10;
285 } while (timeout > 0);
286}
287
288int pciehp_check_link_status(struct controller *ctrl)
289{
290 struct pci_dev *pdev = ctrl_dev(ctrl);
291 bool found;
292 u16 lnk_status;
293
294 if (!pcie_wait_for_link(pdev, true)) {
295 ctrl_info(ctrl, "Slot(%s): No link\n", slot_name(ctrl));
296 return -1;
297 }
298
299 if (ctrl->inband_presence_disabled)
300 pcie_wait_for_presence(pdev);
301
302 found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
303 PCI_DEVFN(0, 0));
304
305
306 if (found)
307 atomic_and(~(PCI_EXP_SLTSTA_DLLSC | PCI_EXP_SLTSTA_PDC),
308 &ctrl->pending_events);
309
310 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
311 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
312 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
313 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
314 ctrl_info(ctrl, "Slot(%s): Cannot train link: status %#06x\n",
315 slot_name(ctrl), lnk_status);
316 return -1;
317 }
318
319 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
320
321 if (!found) {
322 ctrl_info(ctrl, "Slot(%s): No device found\n",
323 slot_name(ctrl));
324 return -1;
325 }
326
327 return 0;
328}
329
330static int __pciehp_link_set(struct controller *ctrl, bool enable)
331{
332 struct pci_dev *pdev = ctrl_dev(ctrl);
333 u16 lnk_ctrl;
334
335 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl);
336
337 if (enable)
338 lnk_ctrl &= ~PCI_EXP_LNKCTL_LD;
339 else
340 lnk_ctrl |= PCI_EXP_LNKCTL_LD;
341
342 pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl);
343 ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl);
344 return 0;
345}
346
347static int pciehp_link_enable(struct controller *ctrl)
348{
349 return __pciehp_link_set(ctrl, true);
350}
351
352int pciehp_get_raw_indicator_status(struct hotplug_slot *hotplug_slot,
353 u8 *status)
354{
355 struct controller *ctrl = to_ctrl(hotplug_slot);
356 struct pci_dev *pdev = ctrl_dev(ctrl);
357 u16 slot_ctrl;
358
359 pci_config_pm_runtime_get(pdev);
360 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
361 pci_config_pm_runtime_put(pdev);
362 *status = (slot_ctrl & (PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC)) >> 6;
363 return 0;
364}
365
366int pciehp_get_attention_status(struct hotplug_slot *hotplug_slot, u8 *status)
367{
368 struct controller *ctrl = to_ctrl(hotplug_slot);
369 struct pci_dev *pdev = ctrl_dev(ctrl);
370 u16 slot_ctrl;
371
372 pci_config_pm_runtime_get(pdev);
373 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
374 pci_config_pm_runtime_put(pdev);
375 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
376 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
377
378 switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) {
379 case PCI_EXP_SLTCTL_ATTN_IND_ON:
380 *status = 1;
381 break;
382 case PCI_EXP_SLTCTL_ATTN_IND_BLINK:
383 *status = 2;
384 break;
385 case PCI_EXP_SLTCTL_ATTN_IND_OFF:
386 *status = 0;
387 break;
388 default:
389 *status = 0xFF;
390 break;
391 }
392
393 return 0;
394}
395
396void pciehp_get_power_status(struct controller *ctrl, u8 *status)
397{
398 struct pci_dev *pdev = ctrl_dev(ctrl);
399 u16 slot_ctrl;
400
401 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
402 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
403 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
404
405 switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) {
406 case PCI_EXP_SLTCTL_PWR_ON:
407 *status = 1;
408 break;
409 case PCI_EXP_SLTCTL_PWR_OFF:
410 *status = 0;
411 break;
412 default:
413 *status = 0xFF;
414 break;
415 }
416}
417
418void pciehp_get_latch_status(struct controller *ctrl, u8 *status)
419{
420 struct pci_dev *pdev = ctrl_dev(ctrl);
421 u16 slot_status;
422
423 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
424 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
425}
426
427
428
429
430
431
432
433
434
435
436
437
438
439int pciehp_card_present(struct controller *ctrl)
440{
441 struct pci_dev *pdev = ctrl_dev(ctrl);
442 u16 slot_status;
443 int ret;
444
445 ret = pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
446 if (ret == PCIBIOS_DEVICE_NOT_FOUND || slot_status == (u16)~0)
447 return -ENODEV;
448
449 return !!(slot_status & PCI_EXP_SLTSTA_PDS);
450}
451
452
453
454
455
456
457
458
459
460
461
462
463
464int pciehp_card_present_or_link_active(struct controller *ctrl)
465{
466 int ret;
467
468 ret = pciehp_card_present(ctrl);
469 if (ret)
470 return ret;
471
472 return pciehp_check_link_active(ctrl);
473}
474
475int pciehp_query_power_fault(struct controller *ctrl)
476{
477 struct pci_dev *pdev = ctrl_dev(ctrl);
478 u16 slot_status;
479
480 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
481 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
482}
483
484int pciehp_set_raw_indicator_status(struct hotplug_slot *hotplug_slot,
485 u8 status)
486{
487 struct controller *ctrl = to_ctrl(hotplug_slot);
488 struct pci_dev *pdev = ctrl_dev(ctrl);
489
490 pci_config_pm_runtime_get(pdev);
491 pcie_write_cmd_nowait(ctrl, status << 6,
492 PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC);
493 pci_config_pm_runtime_put(pdev);
494 return 0;
495}
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512void pciehp_set_indicators(struct controller *ctrl, int pwr, int attn)
513{
514 u16 cmd = 0, mask = 0;
515
516 if (PWR_LED(ctrl) && pwr != INDICATOR_NOOP) {
517 cmd |= (pwr & PCI_EXP_SLTCTL_PIC);
518 mask |= PCI_EXP_SLTCTL_PIC;
519 }
520
521 if (ATTN_LED(ctrl) && attn != INDICATOR_NOOP) {
522 cmd |= (attn & PCI_EXP_SLTCTL_AIC);
523 mask |= PCI_EXP_SLTCTL_AIC;
524 }
525
526 if (cmd) {
527 pcie_write_cmd_nowait(ctrl, cmd, mask);
528 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
529 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, cmd);
530 }
531}
532
533int pciehp_power_on_slot(struct controller *ctrl)
534{
535 struct pci_dev *pdev = ctrl_dev(ctrl);
536 u16 slot_status;
537 int retval;
538
539
540 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
541 if (slot_status & PCI_EXP_SLTSTA_PFD)
542 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
543 PCI_EXP_SLTSTA_PFD);
544 ctrl->power_fault_detected = 0;
545
546 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC);
547 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
548 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
549 PCI_EXP_SLTCTL_PWR_ON);
550
551 retval = pciehp_link_enable(ctrl);
552 if (retval)
553 ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__);
554
555 return retval;
556}
557
558void pciehp_power_off_slot(struct controller *ctrl)
559{
560 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC);
561 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
562 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
563 PCI_EXP_SLTCTL_PWR_OFF);
564}
565
566static void pciehp_ignore_dpc_link_change(struct controller *ctrl,
567 struct pci_dev *pdev, int irq)
568{
569
570
571
572
573 synchronize_hardirq(irq);
574 atomic_and(~PCI_EXP_SLTSTA_DLLSC, &ctrl->pending_events);
575 if (pciehp_poll_mode)
576 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
577 PCI_EXP_SLTSTA_DLLSC);
578 ctrl_info(ctrl, "Slot(%s): Link Down/Up ignored (recovered by DPC)\n",
579 slot_name(ctrl));
580
581
582
583
584
585
586 down_read(&ctrl->reset_lock);
587 if (!pciehp_check_link_active(ctrl))
588 pciehp_request(ctrl, PCI_EXP_SLTSTA_DLLSC);
589 up_read(&ctrl->reset_lock);
590}
591
592static irqreturn_t pciehp_isr(int irq, void *dev_id)
593{
594 struct controller *ctrl = (struct controller *)dev_id;
595 struct pci_dev *pdev = ctrl_dev(ctrl);
596 struct device *parent = pdev->dev.parent;
597 u16 status, events = 0;
598
599
600
601
602
603 if (pdev->current_state == PCI_D3cold ||
604 (!(ctrl->slot_ctrl & PCI_EXP_SLTCTL_HPIE) && !pciehp_poll_mode))
605 return IRQ_NONE;
606
607
608
609
610
611
612 if (parent) {
613 pm_runtime_get_noresume(parent);
614 if (!pm_runtime_active(parent)) {
615 pm_runtime_put(parent);
616 disable_irq_nosync(irq);
617 atomic_or(RERUN_ISR, &ctrl->pending_events);
618 return IRQ_WAKE_THREAD;
619 }
620 }
621
622read_status:
623 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &status);
624 if (status == (u16) ~0) {
625 ctrl_info(ctrl, "%s: no response from device\n", __func__);
626 if (parent)
627 pm_runtime_put(parent);
628 return IRQ_NONE;
629 }
630
631
632
633
634
635 status &= PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
636 PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_CC |
637 PCI_EXP_SLTSTA_DLLSC;
638
639
640
641
642
643 if (ctrl->power_fault_detected)
644 status &= ~PCI_EXP_SLTSTA_PFD;
645
646 events |= status;
647 if (!events) {
648 if (parent)
649 pm_runtime_put(parent);
650 return IRQ_NONE;
651 }
652
653 if (status) {
654 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, events);
655
656
657
658
659
660
661
662 if (pci_dev_msi_enabled(pdev) && !pciehp_poll_mode)
663 goto read_status;
664 }
665
666 ctrl_dbg(ctrl, "pending interrupts %#06x from Slot Status\n", events);
667 if (parent)
668 pm_runtime_put(parent);
669
670
671
672
673
674 if (events & PCI_EXP_SLTSTA_CC) {
675 ctrl->cmd_busy = 0;
676 smp_mb();
677 wake_up(&ctrl->queue);
678
679 if (events == PCI_EXP_SLTSTA_CC)
680 return IRQ_HANDLED;
681
682 events &= ~PCI_EXP_SLTSTA_CC;
683 }
684
685 if (pdev->ignore_hotplug) {
686 ctrl_dbg(ctrl, "ignoring hotplug event %#06x\n", events);
687 return IRQ_HANDLED;
688 }
689
690
691 atomic_or(events, &ctrl->pending_events);
692 return IRQ_WAKE_THREAD;
693}
694
695static irqreturn_t pciehp_ist(int irq, void *dev_id)
696{
697 struct controller *ctrl = (struct controller *)dev_id;
698 struct pci_dev *pdev = ctrl_dev(ctrl);
699 irqreturn_t ret;
700 u32 events;
701
702 ctrl->ist_running = true;
703 pci_config_pm_runtime_get(pdev);
704
705
706 if (atomic_fetch_and(~RERUN_ISR, &ctrl->pending_events) & RERUN_ISR) {
707 ret = pciehp_isr(irq, dev_id);
708 enable_irq(irq);
709 if (ret != IRQ_WAKE_THREAD)
710 goto out;
711 }
712
713 synchronize_hardirq(irq);
714 events = atomic_xchg(&ctrl->pending_events, 0);
715 if (!events) {
716 ret = IRQ_NONE;
717 goto out;
718 }
719
720
721 if (events & PCI_EXP_SLTSTA_ABP) {
722 ctrl_info(ctrl, "Slot(%s): Attention button pressed\n",
723 slot_name(ctrl));
724 pciehp_handle_button_press(ctrl);
725 }
726
727
728 if ((events & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
729 ctrl->power_fault_detected = 1;
730 ctrl_err(ctrl, "Slot(%s): Power fault\n", slot_name(ctrl));
731 pciehp_set_indicators(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF,
732 PCI_EXP_SLTCTL_ATTN_IND_ON);
733 }
734
735
736
737
738
739 if ((events & PCI_EXP_SLTSTA_DLLSC) && pci_dpc_recovered(pdev) &&
740 ctrl->state == ON_STATE) {
741 events &= ~PCI_EXP_SLTSTA_DLLSC;
742 pciehp_ignore_dpc_link_change(ctrl, pdev, irq);
743 }
744
745
746
747
748
749 down_read(&ctrl->reset_lock);
750 if (events & DISABLE_SLOT)
751 pciehp_handle_disable_request(ctrl);
752 else if (events & (PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_DLLSC))
753 pciehp_handle_presence_or_link_change(ctrl, events);
754 up_read(&ctrl->reset_lock);
755
756 ret = IRQ_HANDLED;
757out:
758 pci_config_pm_runtime_put(pdev);
759 ctrl->ist_running = false;
760 wake_up(&ctrl->requester);
761 return ret;
762}
763
764static int pciehp_poll(void *data)
765{
766 struct controller *ctrl = data;
767
768 schedule_timeout_idle(10 * HZ);
769
770 while (!kthread_should_stop()) {
771
772 while (pciehp_isr(IRQ_NOTCONNECTED, ctrl) == IRQ_WAKE_THREAD ||
773 atomic_read(&ctrl->pending_events))
774 pciehp_ist(IRQ_NOTCONNECTED, ctrl);
775
776 if (pciehp_poll_time <= 0 || pciehp_poll_time > 60)
777 pciehp_poll_time = 2;
778
779 schedule_timeout_idle(pciehp_poll_time * HZ);
780 }
781
782 return 0;
783}
784
785static void pcie_enable_notification(struct controller *ctrl)
786{
787 u16 cmd, mask;
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805 cmd = PCI_EXP_SLTCTL_DLLSCE;
806 if (ATTN_BUTTN(ctrl))
807 cmd |= PCI_EXP_SLTCTL_ABPE;
808 else
809 cmd |= PCI_EXP_SLTCTL_PDCE;
810 if (!pciehp_poll_mode)
811 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
812
813 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
814 PCI_EXP_SLTCTL_PFDE |
815 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
816 PCI_EXP_SLTCTL_DLLSCE);
817
818 pcie_write_cmd_nowait(ctrl, cmd, mask);
819 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
820 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, cmd);
821}
822
823static void pcie_disable_notification(struct controller *ctrl)
824{
825 u16 mask;
826
827 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
828 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
829 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
830 PCI_EXP_SLTCTL_DLLSCE);
831 pcie_write_cmd(ctrl, 0, mask);
832 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
833 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0);
834}
835
836void pcie_clear_hotplug_events(struct controller *ctrl)
837{
838 pcie_capability_write_word(ctrl_dev(ctrl), PCI_EXP_SLTSTA,
839 PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_DLLSC);
840}
841
842void pcie_enable_interrupt(struct controller *ctrl)
843{
844 u16 mask;
845
846 mask = PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_DLLSCE;
847 pcie_write_cmd(ctrl, mask, mask);
848}
849
850void pcie_disable_interrupt(struct controller *ctrl)
851{
852 u16 mask;
853
854
855
856
857
858
859
860
861 mask = PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_DLLSCE;
862 pcie_write_cmd(ctrl, 0, mask);
863}
864
865
866
867
868
869
870
871
872
873int pciehp_reset_slot(struct hotplug_slot *hotplug_slot, int probe)
874{
875 struct controller *ctrl = to_ctrl(hotplug_slot);
876 struct pci_dev *pdev = ctrl_dev(ctrl);
877 u16 stat_mask = 0, ctrl_mask = 0;
878 int rc;
879
880 if (probe)
881 return 0;
882
883 down_write(&ctrl->reset_lock);
884
885 if (!ATTN_BUTTN(ctrl)) {
886 ctrl_mask |= PCI_EXP_SLTCTL_PDCE;
887 stat_mask |= PCI_EXP_SLTSTA_PDC;
888 }
889 ctrl_mask |= PCI_EXP_SLTCTL_DLLSCE;
890 stat_mask |= PCI_EXP_SLTSTA_DLLSC;
891
892 pcie_write_cmd(ctrl, 0, ctrl_mask);
893 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
894 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0);
895
896 rc = pci_bridge_secondary_bus_reset(ctrl->pcie->port);
897
898 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, stat_mask);
899 pcie_write_cmd_nowait(ctrl, ctrl_mask, ctrl_mask);
900 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
901 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, ctrl_mask);
902
903 up_write(&ctrl->reset_lock);
904 return rc;
905}
906
907int pcie_init_notification(struct controller *ctrl)
908{
909 if (pciehp_request_irq(ctrl))
910 return -1;
911 pcie_enable_notification(ctrl);
912 ctrl->notification_enabled = 1;
913 return 0;
914}
915
916void pcie_shutdown_notification(struct controller *ctrl)
917{
918 if (ctrl->notification_enabled) {
919 pcie_disable_notification(ctrl);
920 pciehp_free_irq(ctrl);
921 ctrl->notification_enabled = 0;
922 }
923}
924
925static inline void dbg_ctrl(struct controller *ctrl)
926{
927 struct pci_dev *pdev = ctrl->pcie->port;
928 u16 reg16;
929
930 ctrl_dbg(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
931 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, ®16);
932 ctrl_dbg(ctrl, "Slot Status : 0x%04x\n", reg16);
933 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, ®16);
934 ctrl_dbg(ctrl, "Slot Control : 0x%04x\n", reg16);
935}
936
937#define FLAG(x, y) (((x) & (y)) ? '+' : '-')
938
939struct controller *pcie_init(struct pcie_device *dev)
940{
941 struct controller *ctrl;
942 u32 slot_cap, slot_cap2, link_cap;
943 u8 poweron;
944 struct pci_dev *pdev = dev->port;
945 struct pci_bus *subordinate = pdev->subordinate;
946
947 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
948 if (!ctrl)
949 return NULL;
950
951 ctrl->pcie = dev;
952 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
953
954 if (pdev->hotplug_user_indicators)
955 slot_cap &= ~(PCI_EXP_SLTCAP_AIP | PCI_EXP_SLTCAP_PIP);
956
957
958
959
960
961 if (pdev->is_thunderbolt)
962 slot_cap |= PCI_EXP_SLTCAP_NCCS;
963
964 ctrl->slot_cap = slot_cap;
965 mutex_init(&ctrl->ctrl_lock);
966 mutex_init(&ctrl->state_lock);
967 init_rwsem(&ctrl->reset_lock);
968 init_waitqueue_head(&ctrl->requester);
969 init_waitqueue_head(&ctrl->queue);
970 INIT_DELAYED_WORK(&ctrl->button_work, pciehp_queue_pushbutton_work);
971 dbg_ctrl(ctrl);
972
973 down_read(&pci_bus_sem);
974 ctrl->state = list_empty(&subordinate->devices) ? OFF_STATE : ON_STATE;
975 up_read(&pci_bus_sem);
976
977 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP2, &slot_cap2);
978 if (slot_cap2 & PCI_EXP_SLTCAP2_IBPD) {
979 pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_IBPD_DISABLE,
980 PCI_EXP_SLTCTL_IBPD_DISABLE);
981 ctrl->inband_presence_disabled = 1;
982 }
983
984 if (dmi_first_match(inband_presence_disabled_dmi_table))
985 ctrl->inband_presence_disabled = 1;
986
987
988 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap);
989
990
991 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
992 PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
993 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_CC |
994 PCI_EXP_SLTSTA_DLLSC | PCI_EXP_SLTSTA_PDC);
995
996 ctrl_info(ctrl, "Slot #%d AttnBtn%c PwrCtrl%c MRL%c AttnInd%c PwrInd%c HotPlug%c Surprise%c Interlock%c NoCompl%c IbPresDis%c LLActRep%c%s\n",
997 (slot_cap & PCI_EXP_SLTCAP_PSN) >> 19,
998 FLAG(slot_cap, PCI_EXP_SLTCAP_ABP),
999 FLAG(slot_cap, PCI_EXP_SLTCAP_PCP),
1000 FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP),
1001 FLAG(slot_cap, PCI_EXP_SLTCAP_AIP),
1002 FLAG(slot_cap, PCI_EXP_SLTCAP_PIP),
1003 FLAG(slot_cap, PCI_EXP_SLTCAP_HPC),
1004 FLAG(slot_cap, PCI_EXP_SLTCAP_HPS),
1005 FLAG(slot_cap, PCI_EXP_SLTCAP_EIP),
1006 FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS),
1007 FLAG(slot_cap2, PCI_EXP_SLTCAP2_IBPD),
1008 FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC),
1009 pdev->broken_cmd_compl ? " (with Cmd Compl erratum)" : "");
1010
1011
1012
1013
1014
1015 if (POWER_CTRL(ctrl)) {
1016 pciehp_get_power_status(ctrl, &poweron);
1017 if (!pciehp_card_present_or_link_active(ctrl) && poweron) {
1018 pcie_disable_notification(ctrl);
1019 pciehp_power_off_slot(ctrl);
1020 }
1021 }
1022
1023 return ctrl;
1024}
1025
1026void pciehp_release_ctrl(struct controller *ctrl)
1027{
1028 cancel_delayed_work_sync(&ctrl->button_work);
1029 kfree(ctrl);
1030}
1031
1032static void quirk_cmd_compl(struct pci_dev *pdev)
1033{
1034 u32 slot_cap;
1035
1036 if (pci_is_pcie(pdev)) {
1037 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
1038 if (slot_cap & PCI_EXP_SLTCAP_HPC &&
1039 !(slot_cap & PCI_EXP_SLTCAP_NCCS))
1040 pdev->broken_cmd_compl = 1;
1041 }
1042}
1043DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1044 PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1045DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM, 0x0400,
1046 PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1047DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM, 0x0401,
1048 PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1049DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_HXT, 0x0401,
1050 PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1051