1
2#ifndef __GENWQE_CARD_H__
3#define __GENWQE_CARD_H__
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30#include <linux/types.h>
31#include <linux/ioctl.h>
32
33
34#define GENWQE_DEVNAME "genwqe"
35
36#define GENWQE_TYPE_ALTERA_230 0x00
37#define GENWQE_TYPE_ALTERA_530 0x01
38#define GENWQE_TYPE_ALTERA_A4 0x02
39#define GENWQE_TYPE_ALTERA_A7 0x03
40
41
42#define GENWQE_UID_OFFS(uid) ((uid) << 24)
43#define GENWQE_SLU_OFFS GENWQE_UID_OFFS(0)
44#define GENWQE_HSU_OFFS GENWQE_UID_OFFS(1)
45#define GENWQE_APP_OFFS GENWQE_UID_OFFS(2)
46#define GENWQE_MAX_UNITS 3
47
48
49#define IO_EXTENDED_ERROR_POINTER 0x00000048
50#define IO_ERROR_INJECT_SELECTOR 0x00000060
51#define IO_EXTENDED_DIAG_SELECTOR 0x00000070
52#define IO_EXTENDED_DIAG_READ_MBX 0x00000078
53#define IO_EXTENDED_DIAG_MAP(ring) (0x00000500 | ((ring) << 3))
54
55#define GENWQE_EXTENDED_DIAG_SELECTOR(ring, trace) (((ring) << 8) | (trace))
56
57
58
59
60#define IO_SLU_UNITCFG 0x00000000
61#define IO_SLU_UNITCFG_TYPE_MASK 0x000000000ff00000
62
63
64#define IO_SLU_FIR 0x00000008
65#define IO_SLU_FIR_CLR 0x00000010
66
67
68#define IO_SLU_FEC 0x00000018
69
70#define IO_SLU_ERR_ACT_MASK 0x00000020
71#define IO_SLU_ERR_ATTN_MASK 0x00000028
72#define IO_SLU_FIRX1_ACT_MASK 0x00000030
73#define IO_SLU_FIRX0_ACT_MASK 0x00000038
74#define IO_SLU_SEC_LEM_DEBUG_OVR 0x00000040
75#define IO_SLU_EXTENDED_ERR_PTR 0x00000048
76#define IO_SLU_COMMON_CONFIG 0x00000060
77
78#define IO_SLU_FLASH_FIR 0x00000108
79#define IO_SLU_SLC_FIR 0x00000110
80#define IO_SLU_RIU_TRAP 0x00000280
81#define IO_SLU_FLASH_FEC 0x00000308
82#define IO_SLU_SLC_FEC 0x00000310
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99#define IO_SLC_QUEUE_SEGMENT 0x00010000
100#define IO_SLC_VF_QUEUE_SEGMENT 0x00050000
101
102
103#define IO_SLC_QUEUE_OFFSET 0x00010008
104#define IO_SLC_VF_QUEUE_OFFSET 0x00050008
105
106
107#define IO_SLC_QUEUE_CONFIG 0x00010010
108#define IO_SLC_VF_QUEUE_CONFIG 0x00050010
109
110
111#define IO_SLC_APPJOB_TIMEOUT 0x00010018
112#define IO_SLC_VF_APPJOB_TIMEOUT 0x00050018
113#define TIMEOUT_250MS 0x0000000f
114#define HEARTBEAT_DISABLE 0x0000ff00
115
116
117#define IO_SLC_QUEUE_INITSQN 0x00010020
118#define IO_SLC_VF_QUEUE_INITSQN 0x00050020
119
120
121#define IO_SLC_QUEUE_WRAP 0x00010028
122#define IO_SLC_VF_QUEUE_WRAP 0x00050028
123
124
125#define IO_SLC_QUEUE_STATUS 0x00010100
126#define IO_SLC_VF_QUEUE_STATUS 0x00050100
127
128
129#define IO_SLC_QUEUE_WTIME 0x00010030
130#define IO_SLC_VF_QUEUE_WTIME 0x00050030
131
132
133#define IO_SLC_QUEUE_ERRCNTS 0x00010038
134#define IO_SLC_VF_QUEUE_ERRCNTS 0x00050038
135
136
137#define IO_SLC_QUEUE_LRW 0x00010040
138#define IO_SLC_VF_QUEUE_LRW 0x00050040
139
140
141#define IO_SLC_FREE_RUNNING_TIMER 0x00010108
142#define IO_SLC_VF_FREE_RUNNING_TIMER 0x00050108
143
144
145#define IO_PF_SLC_VIRTUAL_REGION 0x00050000
146
147
148#define IO_PF_SLC_VIRTUAL_WINDOW 0x00060000
149
150
151#define IO_PF_SLC_JOBPEND(n) (0x00061000 + 8*(n))
152#define IO_SLC_JOBPEND(n) IO_PF_SLC_JOBPEND(n)
153
154
155#define IO_SLU_SLC_PARSE_TRAP(n) (0x00011000 + 8*(n))
156
157
158#define IO_SLU_SLC_DISP_TRAP(n) (0x00011200 + 8*(n))
159
160
161#define IO_SLC_CFGREG_GFIR 0x00020000
162#define GFIR_ERR_TRIGGER 0x0000ffff
163
164
165#define IO_SLC_CFGREG_SOFTRESET 0x00020018
166
167
168#define IO_SLC_MISC_DEBUG 0x00020060
169#define IO_SLC_MISC_DEBUG_CLR 0x00020068
170#define IO_SLC_MISC_DEBUG_SET 0x00020070
171
172
173#define IO_SLU_TEMPERATURE_SENSOR 0x00030000
174#define IO_SLU_TEMPERATURE_CONFIG 0x00030008
175
176
177#define IO_SLU_VOLTAGE_CONTROL 0x00030080
178#define IO_SLU_VOLTAGE_NOMINAL 0x00000000
179#define IO_SLU_VOLTAGE_DOWN5 0x00000006
180#define IO_SLU_VOLTAGE_UP5 0x00000007
181
182
183#define IO_SLU_LEDCONTROL 0x00030100
184
185
186#define IO_SLU_FLASH_DIRECTACCESS 0x00040010
187
188
189#define IO_SLU_FLASH_DIRECTACCESS2 0x00040020
190
191
192#define IO_SLU_FLASH_CMDINTF 0x00040030
193
194
195#define IO_SLU_BITSTREAM 0x00040040
196
197
198#define IO_HSU_ERR_BEHAVIOR 0x01001010
199
200#define IO_SLC2_SQB_TRAP 0x00062000
201#define IO_SLC2_QUEUE_MANAGER_TRAP 0x00062008
202#define IO_SLC2_FLS_MASTER_TRAP 0x00062010
203
204
205#define IO_HSU_UNITCFG 0x01000000
206#define IO_HSU_FIR 0x01000008
207#define IO_HSU_FIR_CLR 0x01000010
208#define IO_HSU_FEC 0x01000018
209#define IO_HSU_ERR_ACT_MASK 0x01000020
210#define IO_HSU_ERR_ATTN_MASK 0x01000028
211#define IO_HSU_FIRX1_ACT_MASK 0x01000030
212#define IO_HSU_FIRX0_ACT_MASK 0x01000038
213#define IO_HSU_SEC_LEM_DEBUG_OVR 0x01000040
214#define IO_HSU_EXTENDED_ERR_PTR 0x01000048
215#define IO_HSU_COMMON_CONFIG 0x01000060
216
217
218#define IO_APP_UNITCFG 0x02000000
219#define IO_APP_FIR 0x02000008
220#define IO_APP_FIR_CLR 0x02000010
221#define IO_APP_FEC 0x02000018
222#define IO_APP_ERR_ACT_MASK 0x02000020
223#define IO_APP_ERR_ATTN_MASK 0x02000028
224#define IO_APP_FIRX1_ACT_MASK 0x02000030
225#define IO_APP_FIRX0_ACT_MASK 0x02000038
226#define IO_APP_SEC_LEM_DEBUG_OVR 0x02000040
227#define IO_APP_EXTENDED_ERR_PTR 0x02000048
228#define IO_APP_COMMON_CONFIG 0x02000060
229
230#define IO_APP_DEBUG_REG_01 0x02010000
231#define IO_APP_DEBUG_REG_02 0x02010008
232#define IO_APP_DEBUG_REG_03 0x02010010
233#define IO_APP_DEBUG_REG_04 0x02010018
234#define IO_APP_DEBUG_REG_05 0x02010020
235#define IO_APP_DEBUG_REG_06 0x02010028
236#define IO_APP_DEBUG_REG_07 0x02010030
237#define IO_APP_DEBUG_REG_08 0x02010038
238#define IO_APP_DEBUG_REG_09 0x02010040
239#define IO_APP_DEBUG_REG_10 0x02010048
240#define IO_APP_DEBUG_REG_11 0x02010050
241#define IO_APP_DEBUG_REG_12 0x02010058
242#define IO_APP_DEBUG_REG_13 0x02010060
243#define IO_APP_DEBUG_REG_14 0x02010068
244#define IO_APP_DEBUG_REG_15 0x02010070
245#define IO_APP_DEBUG_REG_16 0x02010078
246#define IO_APP_DEBUG_REG_17 0x02010080
247#define IO_APP_DEBUG_REG_18 0x02010088
248
249
250struct genwqe_reg_io {
251 __u64 num;
252 __u64 val64;
253};
254
255
256
257
258
259
260#define IO_ILLEGAL_VALUE 0xffffffffffffffffull
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285#define DDCB_ACFUNC_SLU 0x00
286#define DDCB_ACFUNC_APP 0x01
287
288
289#define DDCB_RETC_IDLE 0x0000
290#define DDCB_RETC_PENDING 0x0101
291#define DDCB_RETC_COMPLETE 0x0102
292#define DDCB_RETC_FAULT 0x0104
293#define DDCB_RETC_ERROR 0x0108
294#define DDCB_RETC_FORCED_ERROR 0x01ff
295
296#define DDCB_RETC_UNEXEC 0x0110
297#define DDCB_RETC_TERM 0x0120
298#define DDCB_RETC_RES0 0x0140
299#define DDCB_RETC_RES1 0x0180
300
301
302#define DDCB_OPT_ECHO_FORCE_NO 0x0000
303#define DDCB_OPT_ECHO_FORCE_102 0x0001
304#define DDCB_OPT_ECHO_FORCE_104 0x0002
305#define DDCB_OPT_ECHO_FORCE_108 0x0003
306
307#define DDCB_OPT_ECHO_FORCE_110 0x0004
308#define DDCB_OPT_ECHO_FORCE_120 0x0005
309#define DDCB_OPT_ECHO_FORCE_140 0x0006
310#define DDCB_OPT_ECHO_FORCE_180 0x0007
311
312#define DDCB_OPT_ECHO_COPY_NONE (0 << 5)
313#define DDCB_OPT_ECHO_COPY_ALL (1 << 5)
314
315
316#define SLCMD_ECHO_SYNC 0x00
317#define SLCMD_MOVE_FLASH 0x06
318#define SLCMD_MOVE_FLASH_FLAGS_MODE 0x03
319#define SLCMD_MOVE_FLASH_FLAGS_DLOAD 0
320#define SLCMD_MOVE_FLASH_FLAGS_EMUL 1
321#define SLCMD_MOVE_FLASH_FLAGS_UPLOAD 2
322#define SLCMD_MOVE_FLASH_FLAGS_VERIFY 3
323#define SLCMD_MOVE_FLASH_FLAG_NOTAP (1 << 2)
324#define SLCMD_MOVE_FLASH_FLAG_POLL (1 << 3)
325#define SLCMD_MOVE_FLASH_FLAG_PARTITION (1 << 4)
326#define SLCMD_MOVE_FLASH_FLAG_ERASE (1 << 5)
327
328enum genwqe_card_state {
329 GENWQE_CARD_UNUSED = 0,
330 GENWQE_CARD_USED = 1,
331 GENWQE_CARD_FATAL_ERROR = 2,
332 GENWQE_CARD_RELOAD_BITSTREAM = 3,
333 GENWQE_CARD_STATE_MAX,
334};
335
336
337struct genwqe_bitstream {
338 __u64 data_addr;
339 __u32 size;
340 __u32 crc;
341 __u64 target_addr;
342 __u32 partition;
343 __u32 uid;
344
345 __u64 slu_id;
346 __u64 app_id;
347
348 __u16 retc;
349 __u16 attn;
350 __u32 progress;
351};
352
353
354#define DDCB_LENGTH 256
355#define DDCB_ASIV_LENGTH 104
356#define DDCB_ASIV_LENGTH_ATS 96
357#define DDCB_ASV_LENGTH 64
358#define DDCB_FIXUPS 12
359
360struct genwqe_debug_data {
361 char driver_version[64];
362 __u64 slu_unitcfg;
363 __u64 app_unitcfg;
364
365 __u8 ddcb_before[DDCB_LENGTH];
366 __u8 ddcb_prev[DDCB_LENGTH];
367 __u8 ddcb_finished[DDCB_LENGTH];
368};
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385#define ATS_TYPE_DATA 0x0ull
386#define ATS_TYPE_FLAT_RD 0x4ull
387#define ATS_TYPE_FLAT_RDWR 0x5ull
388#define ATS_TYPE_SGL_RD 0x6ull
389#define ATS_TYPE_SGL_RDWR 0x7ull
390
391#define ATS_SET_FLAGS(_struct, _field, _flags) \
392 (((_flags) & 0xf) << (44 - (4 * (offsetof(_struct, _field) / 8))))
393
394#define ATS_GET_FLAGS(_ats, _byte_offs) \
395 (((_ats) >> (44 - (4 * ((_byte_offs) / 8)))) & 0xf)
396
397
398
399
400
401
402
403
404struct genwqe_ddcb_cmd {
405
406 __u64 next_addr;
407 __u64 flags;
408
409 __u8 acfunc;
410 __u8 cmd;
411 __u8 asiv_length;
412 __u8 asv_length;
413 __u16 cmdopts;
414 __u16 retc;
415
416 __u16 attn;
417 __u16 vcrc;
418 __u32 progress;
419
420 __u64 deque_ts;
421 __u64 cmplt_ts;
422 __u64 disp_ts;
423
424
425 __u64 ddata_addr;
426
427
428 __u8 asv[DDCB_ASV_LENGTH];
429
430
431 union {
432 struct {
433 __u64 ats;
434 __u8 asiv[DDCB_ASIV_LENGTH_ATS];
435 };
436
437 __u8 __asiv[DDCB_ASIV_LENGTH];
438 };
439
440};
441
442#define GENWQE_IOC_CODE 0xa5
443
444
445#define GENWQE_READ_REG64 _IOR(GENWQE_IOC_CODE, 30, struct genwqe_reg_io)
446#define GENWQE_WRITE_REG64 _IOW(GENWQE_IOC_CODE, 31, struct genwqe_reg_io)
447#define GENWQE_READ_REG32 _IOR(GENWQE_IOC_CODE, 32, struct genwqe_reg_io)
448#define GENWQE_WRITE_REG32 _IOW(GENWQE_IOC_CODE, 33, struct genwqe_reg_io)
449#define GENWQE_READ_REG16 _IOR(GENWQE_IOC_CODE, 34, struct genwqe_reg_io)
450#define GENWQE_WRITE_REG16 _IOW(GENWQE_IOC_CODE, 35, struct genwqe_reg_io)
451
452#define GENWQE_GET_CARD_STATE _IOR(GENWQE_IOC_CODE, 36, enum genwqe_card_state)
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472struct genwqe_mem {
473 __u64 addr;
474 __u64 size;
475 __u64 direction;
476 __u64 flags;
477};
478
479#define GENWQE_PIN_MEM _IOWR(GENWQE_IOC_CODE, 40, struct genwqe_mem)
480#define GENWQE_UNPIN_MEM _IOWR(GENWQE_IOC_CODE, 41, struct genwqe_mem)
481
482
483
484
485
486
487
488
489
490
491
492#define GENWQE_EXECUTE_DDCB \
493 _IOWR(GENWQE_IOC_CODE, 50, struct genwqe_ddcb_cmd)
494
495#define GENWQE_EXECUTE_RAW_DDCB \
496 _IOWR(GENWQE_IOC_CODE, 51, struct genwqe_ddcb_cmd)
497
498
499#define GENWQE_SLU_UPDATE _IOWR(GENWQE_IOC_CODE, 80, struct genwqe_bitstream)
500#define GENWQE_SLU_READ _IOWR(GENWQE_IOC_CODE, 81, struct genwqe_bitstream)
501
502#endif
503