linux/arch/arm/kernel/bios32.c
<<
>>
Prefs
   1/*
   2 *  linux/arch/arm/kernel/bios32.c
   3 *
   4 *  PCI bios-type initialisation for PCI machines
   5 *
   6 *  Bits taken from various places.
   7 */
   8#include <linux/module.h>
   9#include <linux/kernel.h>
  10#include <linux/pci.h>
  11#include <linux/slab.h>
  12#include <linux/init.h>
  13#include <linux/io.h>
  14
  15#include <asm/mach-types.h>
  16#include <asm/mach/pci.h>
  17
  18static int debug_pci;
  19static int use_firmware;
  20
  21/*
  22 * We can't use pci_find_device() here since we are
  23 * called from interrupt context.
  24 */
  25static void pcibios_bus_report_status(struct pci_bus *bus, u_int status_mask, int warn)
  26{
  27        struct pci_dev *dev;
  28
  29        list_for_each_entry(dev, &bus->devices, bus_list) {
  30                u16 status;
  31
  32                /*
  33                 * ignore host bridge - we handle
  34                 * that separately
  35                 */
  36                if (dev->bus->number == 0 && dev->devfn == 0)
  37                        continue;
  38
  39                pci_read_config_word(dev, PCI_STATUS, &status);
  40                if (status == 0xffff)
  41                        continue;
  42
  43                if ((status & status_mask) == 0)
  44                        continue;
  45
  46                /* clear the status errors */
  47                pci_write_config_word(dev, PCI_STATUS, status & status_mask);
  48
  49                if (warn)
  50                        printk("(%s: %04X) ", pci_name(dev), status);
  51        }
  52
  53        list_for_each_entry(dev, &bus->devices, bus_list)
  54                if (dev->subordinate)
  55                        pcibios_bus_report_status(dev->subordinate, status_mask, warn);
  56}
  57
  58void pcibios_report_status(u_int status_mask, int warn)
  59{
  60        struct list_head *l;
  61
  62        list_for_each(l, &pci_root_buses) {
  63                struct pci_bus *bus = pci_bus_b(l);
  64
  65                pcibios_bus_report_status(bus, status_mask, warn);
  66        }
  67}
  68
  69/*
  70 * We don't use this to fix the device, but initialisation of it.
  71 * It's not the correct use for this, but it works.
  72 * Note that the arbiter/ISA bridge appears to be buggy, specifically in
  73 * the following area:
  74 * 1. park on CPU
  75 * 2. ISA bridge ping-pong
  76 * 3. ISA bridge master handling of target RETRY
  77 *
  78 * Bug 3 is responsible for the sound DMA grinding to a halt.  We now
  79 * live with bug 2.
  80 */
  81static void __devinit pci_fixup_83c553(struct pci_dev *dev)
  82{
  83        /*
  84         * Set memory region to start at address 0, and enable IO
  85         */
  86        pci_write_config_dword(dev, PCI_BASE_ADDRESS_0, PCI_BASE_ADDRESS_SPACE_MEMORY);
  87        pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_IO);
  88
  89        dev->resource[0].end -= dev->resource[0].start;
  90        dev->resource[0].start = 0;
  91
  92        /*
  93         * All memory requests from ISA to be channelled to PCI
  94         */
  95        pci_write_config_byte(dev, 0x48, 0xff);
  96
  97        /*
  98         * Enable ping-pong on bus master to ISA bridge transactions.
  99         * This improves the sound DMA substantially.  The fixed
 100         * priority arbiter also helps (see below).
 101         */
 102        pci_write_config_byte(dev, 0x42, 0x01);
 103
 104        /*
 105         * Enable PCI retry
 106         */
 107        pci_write_config_byte(dev, 0x40, 0x22);
 108
 109        /*
 110         * We used to set the arbiter to "park on last master" (bit
 111         * 1 set), but unfortunately the CyberPro does not park the
 112         * bus.  We must therefore park on CPU.  Unfortunately, this
 113         * may trigger yet another bug in the 553.
 114         */
 115        pci_write_config_byte(dev, 0x83, 0x02);
 116
 117        /*
 118         * Make the ISA DMA request lowest priority, and disable
 119         * rotating priorities completely.
 120         */
 121        pci_write_config_byte(dev, 0x80, 0x11);
 122        pci_write_config_byte(dev, 0x81, 0x00);
 123
 124        /*
 125         * Route INTA input to IRQ 11, and set IRQ11 to be level
 126         * sensitive.
 127         */
 128        pci_write_config_word(dev, 0x44, 0xb000);
 129        outb(0x08, 0x4d1);
 130}
 131DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_83C553, pci_fixup_83c553);
 132
 133static void __devinit pci_fixup_unassign(struct pci_dev *dev)
 134{
 135        dev->resource[0].end -= dev->resource[0].start;
 136        dev->resource[0].start = 0;
 137}
 138DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_WINBOND2, PCI_DEVICE_ID_WINBOND2_89C940F, pci_fixup_unassign);
 139
 140/*
 141 * Prevent the PCI layer from seeing the resources allocated to this device
 142 * if it is the host bridge by marking it as such.  These resources are of
 143 * no consequence to the PCI layer (they are handled elsewhere).
 144 */
 145static void __devinit pci_fixup_dec21285(struct pci_dev *dev)
 146{
 147        int i;
 148
 149        if (dev->devfn == 0) {
 150                dev->class &= 0xff;
 151                dev->class |= PCI_CLASS_BRIDGE_HOST << 8;
 152                for (i = 0; i < PCI_NUM_RESOURCES; i++) {
 153                        dev->resource[i].start = 0;
 154                        dev->resource[i].end   = 0;
 155                        dev->resource[i].flags = 0;
 156                }
 157        }
 158}
 159DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21285, pci_fixup_dec21285);
 160
 161/*
 162 * Same as above. The PrPMC800 carrier board for the PrPMC1100 
 163 * card maps the host-bridge @ 00:01:00 for some reason and it
 164 * ends up getting scanned. Note that we only want to do this
 165 * fixup when we find the IXP4xx on a PrPMC system, which is why
 166 * we check the machine type. We could be running on a board
 167 * with an IXP4xx target device and we don't want to kill the
 168 * resources in that case.
 169 */
 170static void __devinit pci_fixup_prpmc1100(struct pci_dev *dev)
 171{
 172        int i;
 173
 174        if (machine_is_prpmc1100()) {
 175                dev->class &= 0xff;
 176                dev->class |= PCI_CLASS_BRIDGE_HOST << 8;
 177                for (i = 0; i < PCI_NUM_RESOURCES; i++) {
 178                        dev->resource[i].start = 0;
 179                        dev->resource[i].end   = 0;
 180                        dev->resource[i].flags = 0;
 181                }
 182        }
 183}
 184DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IXP4XX, pci_fixup_prpmc1100);
 185
 186/*
 187 * PCI IDE controllers use non-standard I/O port decoding, respect it.
 188 */
 189static void __devinit pci_fixup_ide_bases(struct pci_dev *dev)
 190{
 191        struct resource *r;
 192        int i;
 193
 194        if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
 195                return;
 196
 197        for (i = 0; i < PCI_NUM_RESOURCES; i++) {
 198                r = dev->resource + i;
 199                if ((r->start & ~0x80) == 0x374) {
 200                        r->start |= 2;
 201                        r->end = r->start;
 202                }
 203        }
 204}
 205DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_ide_bases);
 206
 207/*
 208 * Put the DEC21142 to sleep
 209 */
 210static void __devinit pci_fixup_dec21142(struct pci_dev *dev)
 211{
 212        pci_write_config_dword(dev, 0x40, 0x80000000);
 213}
 214DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142, pci_fixup_dec21142);
 215
 216/*
 217 * The CY82C693 needs some rather major fixups to ensure that it does
 218 * the right thing.  Idea from the Alpha people, with a few additions.
 219 *
 220 * We ensure that the IDE base registers are set to 1f0/3f4 for the
 221 * primary bus, and 170/374 for the secondary bus.  Also, hide them
 222 * from the PCI subsystem view as well so we won't try to perform
 223 * our own auto-configuration on them.
 224 *
 225 * In addition, we ensure that the PCI IDE interrupts are routed to
 226 * IRQ 14 and IRQ 15 respectively.
 227 *
 228 * The above gets us to a point where the IDE on this device is
 229 * functional.  However, The CY82C693U _does not work_ in bus
 230 * master mode without locking the PCI bus solid.
 231 */
 232static void __devinit pci_fixup_cy82c693(struct pci_dev *dev)
 233{
 234        if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
 235                u32 base0, base1;
 236
 237                if (dev->class & 0x80) {        /* primary */
 238                        base0 = 0x1f0;
 239                        base1 = 0x3f4;
 240                } else {                        /* secondary */
 241                        base0 = 0x170;
 242                        base1 = 0x374;
 243                }
 244
 245                pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
 246                                       base0 | PCI_BASE_ADDRESS_SPACE_IO);
 247                pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
 248                                       base1 | PCI_BASE_ADDRESS_SPACE_IO);
 249
 250                dev->resource[0].start = 0;
 251                dev->resource[0].end   = 0;
 252                dev->resource[0].flags = 0;
 253
 254                dev->resource[1].start = 0;
 255                dev->resource[1].end   = 0;
 256                dev->resource[1].flags = 0;
 257        } else if (PCI_FUNC(dev->devfn) == 0) {
 258                /*
 259                 * Setup IDE IRQ routing.
 260                 */
 261                pci_write_config_byte(dev, 0x4b, 14);
 262                pci_write_config_byte(dev, 0x4c, 15);
 263
 264                /*
 265                 * Disable FREQACK handshake, enable USB.
 266                 */
 267                pci_write_config_byte(dev, 0x4d, 0x41);
 268
 269                /*
 270                 * Enable PCI retry, and PCI post-write buffer.
 271                 */
 272                pci_write_config_byte(dev, 0x44, 0x17);
 273
 274                /*
 275                 * Enable ISA master and DMA post write buffering.
 276                 */
 277                pci_write_config_byte(dev, 0x45, 0x03);
 278        }
 279}
 280DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CONTAQ, PCI_DEVICE_ID_CONTAQ_82C693, pci_fixup_cy82c693);
 281
 282static void __init pci_fixup_it8152(struct pci_dev *dev)
 283{
 284        int i;
 285        /* fixup for ITE 8152 devices */
 286        /* FIXME: add defines for class 0x68000 and 0x80103 */
 287        if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST ||
 288            dev->class == 0x68000 ||
 289            dev->class == 0x80103) {
 290                for (i = 0; i < PCI_NUM_RESOURCES; i++) {
 291                        dev->resource[i].start = 0;
 292                        dev->resource[i].end   = 0;
 293                        dev->resource[i].flags = 0;
 294                }
 295        }
 296}
 297DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8152, pci_fixup_it8152);
 298
 299
 300
 301void __devinit pcibios_update_irq(struct pci_dev *dev, int irq)
 302{
 303        if (debug_pci)
 304                printk("PCI: Assigning IRQ %02d to %s\n", irq, pci_name(dev));
 305        pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
 306}
 307
 308/*
 309 * If the bus contains any of these devices, then we must not turn on
 310 * parity checking of any kind.  Currently this is CyberPro 20x0 only.
 311 */
 312static inline int pdev_bad_for_parity(struct pci_dev *dev)
 313{
 314        return ((dev->vendor == PCI_VENDOR_ID_INTERG &&
 315                 (dev->device == PCI_DEVICE_ID_INTERG_2000 ||
 316                  dev->device == PCI_DEVICE_ID_INTERG_2010)) ||
 317                (dev->vendor == PCI_VENDOR_ID_ITE &&
 318                 dev->device == PCI_DEVICE_ID_ITE_8152));
 319
 320}
 321
 322/*
 323 * Adjust the device resources from bus-centric to Linux-centric.
 324 */
 325static void __devinit
 326pdev_fixup_device_resources(struct pci_sys_data *root, struct pci_dev *dev)
 327{
 328        resource_size_t offset;
 329        int i;
 330
 331        for (i = 0; i < PCI_NUM_RESOURCES; i++) {
 332                if (dev->resource[i].start == 0)
 333                        continue;
 334                if (dev->resource[i].flags & IORESOURCE_MEM)
 335                        offset = root->mem_offset;
 336                else
 337                        offset = root->io_offset;
 338
 339                dev->resource[i].start += offset;
 340                dev->resource[i].end   += offset;
 341        }
 342}
 343
 344static void __devinit
 345pbus_assign_bus_resources(struct pci_bus *bus, struct pci_sys_data *root)
 346{
 347        struct pci_dev *dev = bus->self;
 348        int i;
 349
 350        if (!dev) {
 351                /*
 352                 * Assign root bus resources.
 353                 */
 354                for (i = 0; i < 3; i++)
 355                        bus->resource[i] = root->resource[i];
 356        }
 357}
 358
 359/*
 360 * pcibios_fixup_bus - Called after each bus is probed,
 361 * but before its children are examined.
 362 */
 363void pcibios_fixup_bus(struct pci_bus *bus)
 364{
 365        struct pci_sys_data *root = bus->sysdata;
 366        struct pci_dev *dev;
 367        u16 features = PCI_COMMAND_SERR | PCI_COMMAND_PARITY | PCI_COMMAND_FAST_BACK;
 368
 369        pbus_assign_bus_resources(bus, root);
 370
 371        /*
 372         * Walk the devices on this bus, working out what we can
 373         * and can't support.
 374         */
 375        list_for_each_entry(dev, &bus->devices, bus_list) {
 376                u16 status;
 377
 378                pdev_fixup_device_resources(root, dev);
 379
 380                pci_read_config_word(dev, PCI_STATUS, &status);
 381
 382                /*
 383                 * If any device on this bus does not support fast back
 384                 * to back transfers, then the bus as a whole is not able
 385                 * to support them.  Having fast back to back transfers
 386                 * on saves us one PCI cycle per transaction.
 387                 */
 388                if (!(status & PCI_STATUS_FAST_BACK))
 389                        features &= ~PCI_COMMAND_FAST_BACK;
 390
 391                if (pdev_bad_for_parity(dev))
 392                        features &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
 393
 394                switch (dev->class >> 8) {
 395                case PCI_CLASS_BRIDGE_PCI:
 396                        pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &status);
 397                        status |= PCI_BRIDGE_CTL_PARITY|PCI_BRIDGE_CTL_MASTER_ABORT;
 398                        status &= ~(PCI_BRIDGE_CTL_BUS_RESET|PCI_BRIDGE_CTL_FAST_BACK);
 399                        pci_write_config_word(dev, PCI_BRIDGE_CONTROL, status);
 400                        break;
 401
 402                case PCI_CLASS_BRIDGE_CARDBUS:
 403                        pci_read_config_word(dev, PCI_CB_BRIDGE_CONTROL, &status);
 404                        status |= PCI_CB_BRIDGE_CTL_PARITY|PCI_CB_BRIDGE_CTL_MASTER_ABORT;
 405                        pci_write_config_word(dev, PCI_CB_BRIDGE_CONTROL, status);
 406                        break;
 407                }
 408        }
 409
 410        /*
 411         * Now walk the devices again, this time setting them up.
 412         */
 413        list_for_each_entry(dev, &bus->devices, bus_list) {
 414                u16 cmd;
 415
 416                pci_read_config_word(dev, PCI_COMMAND, &cmd);
 417                cmd |= features;
 418                pci_write_config_word(dev, PCI_COMMAND, cmd);
 419
 420                pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE,
 421                                      L1_CACHE_BYTES >> 2);
 422        }
 423
 424        /*
 425         * Propagate the flags to the PCI bridge.
 426         */
 427        if (bus->self && bus->self->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
 428                if (features & PCI_COMMAND_FAST_BACK)
 429                        bus->bridge_ctl |= PCI_BRIDGE_CTL_FAST_BACK;
 430                if (features & PCI_COMMAND_PARITY)
 431                        bus->bridge_ctl |= PCI_BRIDGE_CTL_PARITY;
 432        }
 433
 434        /*
 435         * Report what we did for this bus
 436         */
 437        printk(KERN_INFO "PCI: bus%d: Fast back to back transfers %sabled\n",
 438                bus->number, (features & PCI_COMMAND_FAST_BACK) ? "en" : "dis");
 439}
 440
 441/*
 442 * Convert from Linux-centric to bus-centric addresses for bridge devices.
 443 */
 444void
 445pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
 446                         struct resource *res)
 447{
 448        struct pci_sys_data *root = dev->sysdata;
 449        unsigned long offset = 0;
 450
 451        if (res->flags & IORESOURCE_IO)
 452                offset = root->io_offset;
 453        if (res->flags & IORESOURCE_MEM)
 454                offset = root->mem_offset;
 455
 456        region->start = res->start - offset;
 457        region->end   = res->end - offset;
 458}
 459
 460void __devinit
 461pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
 462                        struct pci_bus_region *region)
 463{
 464        struct pci_sys_data *root = dev->sysdata;
 465        unsigned long offset = 0;
 466
 467        if (res->flags & IORESOURCE_IO)
 468                offset = root->io_offset;
 469        if (res->flags & IORESOURCE_MEM)
 470                offset = root->mem_offset;
 471
 472        res->start = region->start + offset;
 473        res->end   = region->end + offset;
 474}
 475
 476#ifdef CONFIG_HOTPLUG
 477EXPORT_SYMBOL(pcibios_fixup_bus);
 478EXPORT_SYMBOL(pcibios_resource_to_bus);
 479EXPORT_SYMBOL(pcibios_bus_to_resource);
 480#endif
 481
 482/*
 483 * Swizzle the device pin each time we cross a bridge.
 484 * This might update pin and returns the slot number.
 485 */
 486static u8 __devinit pcibios_swizzle(struct pci_dev *dev, u8 *pin)
 487{
 488        struct pci_sys_data *sys = dev->sysdata;
 489        int slot = 0, oldpin = *pin;
 490
 491        if (sys->swizzle)
 492                slot = sys->swizzle(dev, pin);
 493
 494        if (debug_pci)
 495                printk("PCI: %s swizzling pin %d => pin %d slot %d\n",
 496                        pci_name(dev), oldpin, *pin, slot);
 497
 498        return slot;
 499}
 500
 501/*
 502 * Map a slot/pin to an IRQ.
 503 */
 504static int pcibios_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
 505{
 506        struct pci_sys_data *sys = dev->sysdata;
 507        int irq = -1;
 508
 509        if (sys->map_irq)
 510                irq = sys->map_irq(dev, slot, pin);
 511
 512        if (debug_pci)
 513                printk("PCI: %s mapping slot %d pin %d => irq %d\n",
 514                        pci_name(dev), slot, pin, irq);
 515
 516        return irq;
 517}
 518
 519static void __init pcibios_init_hw(struct hw_pci *hw)
 520{
 521        struct pci_sys_data *sys = NULL;
 522        int ret;
 523        int nr, busnr;
 524
 525        for (nr = busnr = 0; nr < hw->nr_controllers; nr++) {
 526                sys = kzalloc(sizeof(struct pci_sys_data), GFP_KERNEL);
 527                if (!sys)
 528                        panic("PCI: unable to allocate sys data!");
 529
 530                sys->hw      = hw;
 531                sys->busnr   = busnr;
 532                sys->swizzle = hw->swizzle;
 533                sys->map_irq = hw->map_irq;
 534                sys->resource[0] = &ioport_resource;
 535                sys->resource[1] = &iomem_resource;
 536
 537                ret = hw->setup(nr, sys);
 538
 539                if (ret > 0) {
 540                        sys->bus = hw->scan(nr, sys);
 541
 542                        if (!sys->bus)
 543                                panic("PCI: unable to scan bus!");
 544
 545                        busnr = sys->bus->subordinate + 1;
 546
 547                        list_add(&sys->node, &hw->buses);
 548                } else {
 549                        kfree(sys);
 550                        if (ret < 0)
 551                                break;
 552                }
 553        }
 554}
 555
 556void __init pci_common_init(struct hw_pci *hw)
 557{
 558        struct pci_sys_data *sys;
 559
 560        INIT_LIST_HEAD(&hw->buses);
 561
 562        if (hw->preinit)
 563                hw->preinit();
 564        pcibios_init_hw(hw);
 565        if (hw->postinit)
 566                hw->postinit();
 567
 568        pci_fixup_irqs(pcibios_swizzle, pcibios_map_irq);
 569
 570        list_for_each_entry(sys, &hw->buses, node) {
 571                struct pci_bus *bus = sys->bus;
 572
 573                if (!use_firmware) {
 574                        /*
 575                         * Size the bridge windows.
 576                         */
 577                        pci_bus_size_bridges(bus);
 578
 579                        /*
 580                         * Assign resources.
 581                         */
 582                        pci_bus_assign_resources(bus);
 583                }
 584
 585                /*
 586                 * Tell drivers about devices found.
 587                 */
 588                pci_bus_add_devices(bus);
 589        }
 590}
 591
 592char * __init pcibios_setup(char *str)
 593{
 594        if (!strcmp(str, "debug")) {
 595                debug_pci = 1;
 596                return NULL;
 597        } else if (!strcmp(str, "firmware")) {
 598                use_firmware = 1;
 599                return NULL;
 600        }
 601        return str;
 602}
 603
 604/*
 605 * From arch/i386/kernel/pci-i386.c:
 606 *
 607 * We need to avoid collisions with `mirrored' VGA ports
 608 * and other strange ISA hardware, so we always want the
 609 * addresses to be allocated in the 0x000-0x0ff region
 610 * modulo 0x400.
 611 *
 612 * Why? Because some silly external IO cards only decode
 613 * the low 10 bits of the IO address. The 0x00-0xff region
 614 * is reserved for motherboard devices that decode all 16
 615 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
 616 * but we want to try to avoid allocating at 0x2900-0x2bff
 617 * which might be mirrored at 0x0100-0x03ff..
 618 */
 619void pcibios_align_resource(void *data, struct resource *res,
 620                            resource_size_t size, resource_size_t align)
 621{
 622        resource_size_t start = res->start;
 623
 624        if (res->flags & IORESOURCE_IO && start & 0x300)
 625                start = (start + 0x3ff) & ~0x3ff;
 626
 627        res->start = (start + align - 1) & ~(align - 1);
 628}
 629
 630/**
 631 * pcibios_enable_device - Enable I/O and memory.
 632 * @dev: PCI device to be enabled
 633 */
 634int pcibios_enable_device(struct pci_dev *dev, int mask)
 635{
 636        u16 cmd, old_cmd;
 637        int idx;
 638        struct resource *r;
 639
 640        pci_read_config_word(dev, PCI_COMMAND, &cmd);
 641        old_cmd = cmd;
 642        for (idx = 0; idx < 6; idx++) {
 643                /* Only set up the requested stuff */
 644                if (!(mask & (1 << idx)))
 645                        continue;
 646
 647                r = dev->resource + idx;
 648                if (!r->start && r->end) {
 649                        printk(KERN_ERR "PCI: Device %s not available because"
 650                               " of resource collisions\n", pci_name(dev));
 651                        return -EINVAL;
 652                }
 653                if (r->flags & IORESOURCE_IO)
 654                        cmd |= PCI_COMMAND_IO;
 655                if (r->flags & IORESOURCE_MEM)
 656                        cmd |= PCI_COMMAND_MEMORY;
 657        }
 658
 659        /*
 660         * Bridges (eg, cardbus bridges) need to be fully enabled
 661         */
 662        if ((dev->class >> 16) == PCI_BASE_CLASS_BRIDGE)
 663                cmd |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY;
 664
 665        if (cmd != old_cmd) {
 666                printk("PCI: enabling device %s (%04x -> %04x)\n",
 667                       pci_name(dev), old_cmd, cmd);
 668                pci_write_config_word(dev, PCI_COMMAND, cmd);
 669        }
 670        return 0;
 671}
 672
 673int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
 674                        enum pci_mmap_state mmap_state, int write_combine)
 675{
 676        struct pci_sys_data *root = dev->sysdata;
 677        unsigned long phys;
 678
 679        if (mmap_state == pci_mmap_io) {
 680                return -EINVAL;
 681        } else {
 682                phys = vma->vm_pgoff + (root->mem_offset >> PAGE_SHIFT);
 683        }
 684
 685        /*
 686         * Mark this as IO
 687         */
 688        vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
 689
 690        if (remap_pfn_range(vma, vma->vm_start, phys,
 691                             vma->vm_end - vma->vm_start,
 692                             vma->vm_page_prot))
 693                return -EAGAIN;
 694
 695        return 0;
 696}
 697