linux/arch/x86/include/asm/processor.h
<<
>>
Prefs
   1#ifndef _ASM_X86_PROCESSOR_H
   2#define _ASM_X86_PROCESSOR_H
   3
   4#include <asm/processor-flags.h>
   5
   6/* Forward declaration, a strange C thing */
   7struct task_struct;
   8struct mm_struct;
   9
  10#include <asm/vm86.h>
  11#include <asm/math_emu.h>
  12#include <asm/segment.h>
  13#include <asm/types.h>
  14#include <asm/sigcontext.h>
  15#include <asm/current.h>
  16#include <asm/cpufeature.h>
  17#include <asm/system.h>
  18#include <asm/page.h>
  19#include <asm/pgtable_types.h>
  20#include <asm/percpu.h>
  21#include <asm/msr.h>
  22#include <asm/desc_defs.h>
  23#include <asm/nops.h>
  24#include <asm/ds.h>
  25
  26#include <linux/personality.h>
  27#include <linux/cpumask.h>
  28#include <linux/cache.h>
  29#include <linux/threads.h>
  30#include <linux/math64.h>
  31#include <linux/init.h>
  32
  33/*
  34 * Default implementation of macro that returns current
  35 * instruction pointer ("program counter").
  36 */
  37static inline void *current_text_addr(void)
  38{
  39        void *pc;
  40
  41        asm volatile("mov $1f, %0; 1:":"=r" (pc));
  42
  43        return pc;
  44}
  45
  46#ifdef CONFIG_X86_VSMP
  47# define ARCH_MIN_TASKALIGN             (1 << INTERNODE_CACHE_SHIFT)
  48# define ARCH_MIN_MMSTRUCT_ALIGN        (1 << INTERNODE_CACHE_SHIFT)
  49#else
  50# define ARCH_MIN_TASKALIGN             16
  51# define ARCH_MIN_MMSTRUCT_ALIGN        0
  52#endif
  53
  54/*
  55 *  CPU type and hardware bug flags. Kept separately for each CPU.
  56 *  Members of this structure are referenced in head.S, so think twice
  57 *  before touching them. [mj]
  58 */
  59
  60struct cpuinfo_x86 {
  61        __u8                    x86;            /* CPU family */
  62        __u8                    x86_vendor;     /* CPU vendor */
  63        __u8                    x86_model;
  64        __u8                    x86_mask;
  65#ifdef CONFIG_X86_32
  66        char                    wp_works_ok;    /* It doesn't on 386's */
  67
  68        /* Problems on some 486Dx4's and old 386's: */
  69        char                    hlt_works_ok;
  70        char                    hard_math;
  71        char                    rfu;
  72        char                    fdiv_bug;
  73        char                    f00f_bug;
  74        char                    coma_bug;
  75        char                    pad0;
  76#else
  77        /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  78        int                     x86_tlbsize;
  79#endif
  80        __u8                    x86_virt_bits;
  81        __u8                    x86_phys_bits;
  82        /* CPUID returned core id bits: */
  83        __u8                    x86_coreid_bits;
  84        /* Max extended CPUID function supported: */
  85        __u32                   extended_cpuid_level;
  86        /* Maximum supported CPUID level, -1=no CPUID: */
  87        int                     cpuid_level;
  88        __u32                   x86_capability[NCAPINTS];
  89        char                    x86_vendor_id[16];
  90        char                    x86_model_id[64];
  91        /* in KB - valid for CPUS which support this call: */
  92        int                     x86_cache_size;
  93        int                     x86_cache_alignment;    /* In bytes */
  94        int                     x86_power;
  95        unsigned long           loops_per_jiffy;
  96#ifdef CONFIG_SMP
  97        /* cpus sharing the last level cache: */
  98        cpumask_var_t           llc_shared_map;
  99#endif
 100        /* cpuid returned max cores value: */
 101        u16                      x86_max_cores;
 102        u16                     apicid;
 103        u16                     initial_apicid;
 104        u16                     x86_clflush_size;
 105#ifdef CONFIG_SMP
 106        /* number of cores as seen by the OS: */
 107        u16                     booted_cores;
 108        /* Physical processor id: */
 109        u16                     phys_proc_id;
 110        /* Core id: */
 111        u16                     cpu_core_id;
 112        /* Index into per_cpu list: */
 113        u16                     cpu_index;
 114#endif
 115        unsigned int            x86_hyper_vendor;
 116} __attribute__((__aligned__(SMP_CACHE_BYTES)));
 117
 118#define X86_VENDOR_INTEL        0
 119#define X86_VENDOR_CYRIX        1
 120#define X86_VENDOR_AMD          2
 121#define X86_VENDOR_UMC          3
 122#define X86_VENDOR_CENTAUR      5
 123#define X86_VENDOR_TRANSMETA    7
 124#define X86_VENDOR_NSC          8
 125#define X86_VENDOR_NUM          9
 126
 127#define X86_VENDOR_UNKNOWN      0xff
 128
 129#define X86_HYPER_VENDOR_NONE  0
 130#define X86_HYPER_VENDOR_VMWARE 1
 131
 132/*
 133 * capabilities of CPUs
 134 */
 135extern struct cpuinfo_x86       boot_cpu_data;
 136extern struct cpuinfo_x86       new_cpu_data;
 137
 138extern struct tss_struct        doublefault_tss;
 139extern __u32                    cpu_caps_cleared[NCAPINTS];
 140extern __u32                    cpu_caps_set[NCAPINTS];
 141
 142#ifdef CONFIG_SMP
 143DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
 144#define cpu_data(cpu)           per_cpu(cpu_info, cpu)
 145#define current_cpu_data        __get_cpu_var(cpu_info)
 146#else
 147#define cpu_data(cpu)           boot_cpu_data
 148#define current_cpu_data        boot_cpu_data
 149#endif
 150
 151extern const struct seq_operations cpuinfo_op;
 152
 153static inline int hlt_works(int cpu)
 154{
 155#ifdef CONFIG_X86_32
 156        return cpu_data(cpu).hlt_works_ok;
 157#else
 158        return 1;
 159#endif
 160}
 161
 162#define cache_line_size()       (boot_cpu_data.x86_cache_alignment)
 163
 164extern void cpu_detect(struct cpuinfo_x86 *c);
 165
 166extern struct pt_regs *idle_regs(struct pt_regs *);
 167
 168extern void early_cpu_init(void);
 169extern void identify_boot_cpu(void);
 170extern void identify_secondary_cpu(struct cpuinfo_x86 *);
 171extern void print_cpu_info(struct cpuinfo_x86 *);
 172extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
 173extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
 174extern unsigned short num_cache_leaves;
 175
 176extern void detect_extended_topology(struct cpuinfo_x86 *c);
 177extern void detect_ht(struct cpuinfo_x86 *c);
 178
 179static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
 180                                unsigned int *ecx, unsigned int *edx)
 181{
 182        /* ecx is often an input as well as an output. */
 183        asm("cpuid"
 184            : "=a" (*eax),
 185              "=b" (*ebx),
 186              "=c" (*ecx),
 187              "=d" (*edx)
 188            : "0" (*eax), "2" (*ecx));
 189}
 190
 191static inline void load_cr3(pgd_t *pgdir)
 192{
 193        write_cr3(__pa(pgdir));
 194}
 195
 196#ifdef CONFIG_X86_32
 197/* This is the TSS defined by the hardware. */
 198struct x86_hw_tss {
 199        unsigned short          back_link, __blh;
 200        unsigned long           sp0;
 201        unsigned short          ss0, __ss0h;
 202        unsigned long           sp1;
 203        /* ss1 caches MSR_IA32_SYSENTER_CS: */
 204        unsigned short          ss1, __ss1h;
 205        unsigned long           sp2;
 206        unsigned short          ss2, __ss2h;
 207        unsigned long           __cr3;
 208        unsigned long           ip;
 209        unsigned long           flags;
 210        unsigned long           ax;
 211        unsigned long           cx;
 212        unsigned long           dx;
 213        unsigned long           bx;
 214        unsigned long           sp;
 215        unsigned long           bp;
 216        unsigned long           si;
 217        unsigned long           di;
 218        unsigned short          es, __esh;
 219        unsigned short          cs, __csh;
 220        unsigned short          ss, __ssh;
 221        unsigned short          ds, __dsh;
 222        unsigned short          fs, __fsh;
 223        unsigned short          gs, __gsh;
 224        unsigned short          ldt, __ldth;
 225        unsigned short          trace;
 226        unsigned short          io_bitmap_base;
 227
 228} __attribute__((packed));
 229#else
 230struct x86_hw_tss {
 231        u32                     reserved1;
 232        u64                     sp0;
 233        u64                     sp1;
 234        u64                     sp2;
 235        u64                     reserved2;
 236        u64                     ist[7];
 237        u32                     reserved3;
 238        u32                     reserved4;
 239        u16                     reserved5;
 240        u16                     io_bitmap_base;
 241
 242} __attribute__((packed)) ____cacheline_aligned;
 243#endif
 244
 245/*
 246 * IO-bitmap sizes:
 247 */
 248#define IO_BITMAP_BITS                  65536
 249#define IO_BITMAP_BYTES                 (IO_BITMAP_BITS/8)
 250#define IO_BITMAP_LONGS                 (IO_BITMAP_BYTES/sizeof(long))
 251#define IO_BITMAP_OFFSET                offsetof(struct tss_struct, io_bitmap)
 252#define INVALID_IO_BITMAP_OFFSET        0x8000
 253
 254struct tss_struct {
 255        /*
 256         * The hardware state:
 257         */
 258        struct x86_hw_tss       x86_tss;
 259
 260        /*
 261         * The extra 1 is there because the CPU will access an
 262         * additional byte beyond the end of the IO permission
 263         * bitmap. The extra byte must be all 1 bits, and must
 264         * be within the limit.
 265         */
 266        unsigned long           io_bitmap[IO_BITMAP_LONGS + 1];
 267
 268        /*
 269         * .. and then another 0x100 bytes for the emergency kernel stack:
 270         */
 271        unsigned long           stack[64];
 272
 273} ____cacheline_aligned;
 274
 275DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
 276
 277/*
 278 * Save the original ist values for checking stack pointers during debugging
 279 */
 280struct orig_ist {
 281        unsigned long           ist[7];
 282};
 283
 284#define MXCSR_DEFAULT           0x1f80
 285
 286struct i387_fsave_struct {
 287        u32                     cwd;    /* FPU Control Word             */
 288        u32                     swd;    /* FPU Status Word              */
 289        u32                     twd;    /* FPU Tag Word                 */
 290        u32                     fip;    /* FPU IP Offset                */
 291        u32                     fcs;    /* FPU IP Selector              */
 292        u32                     foo;    /* FPU Operand Pointer Offset   */
 293        u32                     fos;    /* FPU Operand Pointer Selector */
 294
 295        /* 8*10 bytes for each FP-reg = 80 bytes:                       */
 296        u32                     st_space[20];
 297
 298        /* Software status information [not touched by FSAVE ]:         */
 299        u32                     status;
 300};
 301
 302struct i387_fxsave_struct {
 303        u16                     cwd; /* Control Word                    */
 304        u16                     swd; /* Status Word                     */
 305        u16                     twd; /* Tag Word                        */
 306        u16                     fop; /* Last Instruction Opcode         */
 307        union {
 308                struct {
 309                        u64     rip; /* Instruction Pointer             */
 310                        u64     rdp; /* Data Pointer                    */
 311                };
 312                struct {
 313                        u32     fip; /* FPU IP Offset                   */
 314                        u32     fcs; /* FPU IP Selector                 */
 315                        u32     foo; /* FPU Operand Offset              */
 316                        u32     fos; /* FPU Operand Selector            */
 317                };
 318        };
 319        u32                     mxcsr;          /* MXCSR Register State */
 320        u32                     mxcsr_mask;     /* MXCSR Mask           */
 321
 322        /* 8*16 bytes for each FP-reg = 128 bytes:                      */
 323        u32                     st_space[32];
 324
 325        /* 16*16 bytes for each XMM-reg = 256 bytes:                    */
 326        u32                     xmm_space[64];
 327
 328        u32                     padding[12];
 329
 330        union {
 331                u32             padding1[12];
 332                u32             sw_reserved[12];
 333        };
 334
 335} __attribute__((aligned(16)));
 336
 337struct i387_soft_struct {
 338        u32                     cwd;
 339        u32                     swd;
 340        u32                     twd;
 341        u32                     fip;
 342        u32                     fcs;
 343        u32                     foo;
 344        u32                     fos;
 345        /* 8*10 bytes for each FP-reg = 80 bytes: */
 346        u32                     st_space[20];
 347        u8                      ftop;
 348        u8                      changed;
 349        u8                      lookahead;
 350        u8                      no_update;
 351        u8                      rm;
 352        u8                      alimit;
 353        struct math_emu_info    *info;
 354        u32                     entry_eip;
 355};
 356
 357struct ymmh_struct {
 358        /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
 359        u32 ymmh_space[64];
 360};
 361
 362struct xsave_hdr_struct {
 363        u64 xstate_bv;
 364        u64 reserved1[2];
 365        u64 reserved2[5];
 366} __attribute__((packed));
 367
 368struct xsave_struct {
 369        struct i387_fxsave_struct i387;
 370        struct xsave_hdr_struct xsave_hdr;
 371        struct ymmh_struct ymmh;
 372        /* new processor state extensions will go here */
 373} __attribute__ ((packed, aligned (64)));
 374
 375union thread_xstate {
 376        struct i387_fsave_struct        fsave;
 377        struct i387_fxsave_struct       fxsave;
 378        struct i387_soft_struct         soft;
 379        struct xsave_struct             xsave;
 380};
 381
 382#ifdef CONFIG_X86_64
 383DECLARE_PER_CPU(struct orig_ist, orig_ist);
 384
 385union irq_stack_union {
 386        char irq_stack[IRQ_STACK_SIZE];
 387        /*
 388         * GCC hardcodes the stack canary as %gs:40.  Since the
 389         * irq_stack is the object at %gs:0, we reserve the bottom
 390         * 48 bytes of the irq stack for the canary.
 391         */
 392        struct {
 393                char gs_base[40];
 394                unsigned long stack_canary;
 395        };
 396};
 397
 398DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
 399DECLARE_INIT_PER_CPU(irq_stack_union);
 400
 401DECLARE_PER_CPU(char *, irq_stack_ptr);
 402DECLARE_PER_CPU(unsigned int, irq_count);
 403extern unsigned long kernel_eflags;
 404extern asmlinkage void ignore_sysret(void);
 405#else   /* X86_64 */
 406#ifdef CONFIG_CC_STACKPROTECTOR
 407/*
 408 * Make sure stack canary segment base is cached-aligned:
 409 *   "For Intel Atom processors, avoid non zero segment base address
 410 *    that is not aligned to cache line boundary at all cost."
 411 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
 412 */
 413struct stack_canary {
 414        char __pad[20];         /* canary at %gs:20 */
 415        unsigned long canary;
 416};
 417DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
 418#endif
 419#endif  /* X86_64 */
 420
 421extern unsigned int xstate_size;
 422extern void free_thread_xstate(struct task_struct *);
 423extern struct kmem_cache *task_xstate_cachep;
 424
 425struct thread_struct {
 426        /* Cached TLS descriptors: */
 427        struct desc_struct      tls_array[GDT_ENTRY_TLS_ENTRIES];
 428        unsigned long           sp0;
 429        unsigned long           sp;
 430#ifdef CONFIG_X86_32
 431        unsigned long           sysenter_cs;
 432#else
 433        unsigned long           usersp; /* Copy from PDA */
 434        unsigned short          es;
 435        unsigned short          ds;
 436        unsigned short          fsindex;
 437        unsigned short          gsindex;
 438#endif
 439#ifdef CONFIG_X86_32
 440        unsigned long           ip;
 441#endif
 442#ifdef CONFIG_X86_64
 443        unsigned long           fs;
 444#endif
 445        unsigned long           gs;
 446        /* Hardware debugging registers: */
 447        unsigned long           debugreg0;
 448        unsigned long           debugreg1;
 449        unsigned long           debugreg2;
 450        unsigned long           debugreg3;
 451        unsigned long           debugreg6;
 452        unsigned long           debugreg7;
 453        /* Fault info: */
 454        unsigned long           cr2;
 455        unsigned long           trap_no;
 456        unsigned long           error_code;
 457        /* floating point and extended processor state */
 458        union thread_xstate     *xstate;
 459#ifdef CONFIG_X86_32
 460        /* Virtual 86 mode info */
 461        struct vm86_struct __user *vm86_info;
 462        unsigned long           screen_bitmap;
 463        unsigned long           v86flags;
 464        unsigned long           v86mask;
 465        unsigned long           saved_sp0;
 466        unsigned int            saved_fs;
 467        unsigned int            saved_gs;
 468#endif
 469        /* IO permissions: */
 470        unsigned long           *io_bitmap_ptr;
 471        unsigned long           iopl;
 472        /* Max allowed port in the bitmap, in bytes: */
 473        unsigned                io_bitmap_max;
 474/* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set.  */
 475        unsigned long   debugctlmsr;
 476        /* Debug Store context; see asm/ds.h */
 477        struct ds_context       *ds_ctx;
 478};
 479
 480static inline unsigned long native_get_debugreg(int regno)
 481{
 482        unsigned long val = 0;  /* Damn you, gcc! */
 483
 484        switch (regno) {
 485        case 0:
 486                asm("mov %%db0, %0" :"=r" (val));
 487                break;
 488        case 1:
 489                asm("mov %%db1, %0" :"=r" (val));
 490                break;
 491        case 2:
 492                asm("mov %%db2, %0" :"=r" (val));
 493                break;
 494        case 3:
 495                asm("mov %%db3, %0" :"=r" (val));
 496                break;
 497        case 6:
 498                asm("mov %%db6, %0" :"=r" (val));
 499                break;
 500        case 7:
 501                asm("mov %%db7, %0" :"=r" (val));
 502                break;
 503        default:
 504                BUG();
 505        }
 506        return val;
 507}
 508
 509static inline void native_set_debugreg(int regno, unsigned long value)
 510{
 511        switch (regno) {
 512        case 0:
 513                asm("mov %0, %%db0"     ::"r" (value));
 514                break;
 515        case 1:
 516                asm("mov %0, %%db1"     ::"r" (value));
 517                break;
 518        case 2:
 519                asm("mov %0, %%db2"     ::"r" (value));
 520                break;
 521        case 3:
 522                asm("mov %0, %%db3"     ::"r" (value));
 523                break;
 524        case 6:
 525                asm("mov %0, %%db6"     ::"r" (value));
 526                break;
 527        case 7:
 528                asm("mov %0, %%db7"     ::"r" (value));
 529                break;
 530        default:
 531                BUG();
 532        }
 533}
 534
 535/*
 536 * Set IOPL bits in EFLAGS from given mask
 537 */
 538static inline void native_set_iopl_mask(unsigned mask)
 539{
 540#ifdef CONFIG_X86_32
 541        unsigned int reg;
 542
 543        asm volatile ("pushfl;"
 544                      "popl %0;"
 545                      "andl %1, %0;"
 546                      "orl %2, %0;"
 547                      "pushl %0;"
 548                      "popfl"
 549                      : "=&r" (reg)
 550                      : "i" (~X86_EFLAGS_IOPL), "r" (mask));
 551#endif
 552}
 553
 554static inline void
 555native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
 556{
 557        tss->x86_tss.sp0 = thread->sp0;
 558#ifdef CONFIG_X86_32
 559        /* Only happens when SEP is enabled, no need to test "SEP"arately: */
 560        if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
 561                tss->x86_tss.ss1 = thread->sysenter_cs;
 562                wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
 563        }
 564#endif
 565}
 566
 567static inline void native_swapgs(void)
 568{
 569#ifdef CONFIG_X86_64
 570        asm volatile("swapgs" ::: "memory");
 571#endif
 572}
 573
 574#ifdef CONFIG_PARAVIRT
 575#include <asm/paravirt.h>
 576#else
 577#define __cpuid                 native_cpuid
 578#define paravirt_enabled()      0
 579
 580/*
 581 * These special macros can be used to get or set a debugging register
 582 */
 583#define get_debugreg(var, register)                             \
 584        (var) = native_get_debugreg(register)
 585#define set_debugreg(value, register)                           \
 586        native_set_debugreg(register, value)
 587
 588static inline void load_sp0(struct tss_struct *tss,
 589                            struct thread_struct *thread)
 590{
 591        native_load_sp0(tss, thread);
 592}
 593
 594#define set_iopl_mask native_set_iopl_mask
 595#endif /* CONFIG_PARAVIRT */
 596
 597/*
 598 * Save the cr4 feature set we're using (ie
 599 * Pentium 4MB enable and PPro Global page
 600 * enable), so that any CPU's that boot up
 601 * after us can get the correct flags.
 602 */
 603extern unsigned long            mmu_cr4_features;
 604
 605static inline void set_in_cr4(unsigned long mask)
 606{
 607        unsigned cr4;
 608
 609        mmu_cr4_features |= mask;
 610        cr4 = read_cr4();
 611        cr4 |= mask;
 612        write_cr4(cr4);
 613}
 614
 615static inline void clear_in_cr4(unsigned long mask)
 616{
 617        unsigned cr4;
 618
 619        mmu_cr4_features &= ~mask;
 620        cr4 = read_cr4();
 621        cr4 &= ~mask;
 622        write_cr4(cr4);
 623}
 624
 625typedef struct {
 626        unsigned long           seg;
 627} mm_segment_t;
 628
 629
 630/*
 631 * create a kernel thread without removing it from tasklists
 632 */
 633extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
 634
 635/* Free all resources held by a thread. */
 636extern void release_thread(struct task_struct *);
 637
 638/* Prepare to copy thread state - unlazy all lazy state */
 639extern void prepare_to_copy(struct task_struct *tsk);
 640
 641unsigned long get_wchan(struct task_struct *p);
 642
 643/*
 644 * Generic CPUID function
 645 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
 646 * resulting in stale register contents being returned.
 647 */
 648static inline void cpuid(unsigned int op,
 649                         unsigned int *eax, unsigned int *ebx,
 650                         unsigned int *ecx, unsigned int *edx)
 651{
 652        *eax = op;
 653        *ecx = 0;
 654        __cpuid(eax, ebx, ecx, edx);
 655}
 656
 657/* Some CPUID calls want 'count' to be placed in ecx */
 658static inline void cpuid_count(unsigned int op, int count,
 659                               unsigned int *eax, unsigned int *ebx,
 660                               unsigned int *ecx, unsigned int *edx)
 661{
 662        *eax = op;
 663        *ecx = count;
 664        __cpuid(eax, ebx, ecx, edx);
 665}
 666
 667/*
 668 * CPUID functions returning a single datum
 669 */
 670static inline unsigned int cpuid_eax(unsigned int op)
 671{
 672        unsigned int eax, ebx, ecx, edx;
 673
 674        cpuid(op, &eax, &ebx, &ecx, &edx);
 675
 676        return eax;
 677}
 678
 679static inline unsigned int cpuid_ebx(unsigned int op)
 680{
 681        unsigned int eax, ebx, ecx, edx;
 682
 683        cpuid(op, &eax, &ebx, &ecx, &edx);
 684
 685        return ebx;
 686}
 687
 688static inline unsigned int cpuid_ecx(unsigned int op)
 689{
 690        unsigned int eax, ebx, ecx, edx;
 691
 692        cpuid(op, &eax, &ebx, &ecx, &edx);
 693
 694        return ecx;
 695}
 696
 697static inline unsigned int cpuid_edx(unsigned int op)
 698{
 699        unsigned int eax, ebx, ecx, edx;
 700
 701        cpuid(op, &eax, &ebx, &ecx, &edx);
 702
 703        return edx;
 704}
 705
 706/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
 707static inline void rep_nop(void)
 708{
 709        asm volatile("rep; nop" ::: "memory");
 710}
 711
 712static inline void cpu_relax(void)
 713{
 714        rep_nop();
 715}
 716
 717/* Stop speculative execution and prefetching of modified code. */
 718static inline void sync_core(void)
 719{
 720        int tmp;
 721
 722#if defined(CONFIG_M386) || defined(CONFIG_M486)
 723        if (boot_cpu_data.x86 < 5)
 724                /* There is no speculative execution.
 725                 * jmp is a barrier to prefetching. */
 726                asm volatile("jmp 1f\n1:\n" ::: "memory");
 727        else
 728#endif
 729                /* cpuid is a barrier to speculative execution.
 730                 * Prefetched instructions are automatically
 731                 * invalidated when modified. */
 732                asm volatile("cpuid" : "=a" (tmp) : "0" (1)
 733                             : "ebx", "ecx", "edx", "memory");
 734}
 735
 736static inline void __monitor(const void *eax, unsigned long ecx,
 737                             unsigned long edx)
 738{
 739        /* "monitor %eax, %ecx, %edx;" */
 740        asm volatile(".byte 0x0f, 0x01, 0xc8;"
 741                     :: "a" (eax), "c" (ecx), "d"(edx));
 742}
 743
 744static inline void __mwait(unsigned long eax, unsigned long ecx)
 745{
 746        /* "mwait %eax, %ecx;" */
 747        asm volatile(".byte 0x0f, 0x01, 0xc9;"
 748                     :: "a" (eax), "c" (ecx));
 749}
 750
 751static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
 752{
 753        trace_hardirqs_on();
 754        /* "mwait %eax, %ecx;" */
 755        asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
 756                     :: "a" (eax), "c" (ecx));
 757}
 758
 759extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
 760
 761extern void select_idle_routine(const struct cpuinfo_x86 *c);
 762extern void init_c1e_mask(void);
 763
 764extern unsigned long            boot_option_idle_override;
 765extern unsigned long            idle_halt;
 766extern unsigned long            idle_nomwait;
 767
 768/*
 769 * on systems with caches, caches must be flashed as the absolute
 770 * last instruction before going into a suspended halt.  Otherwise,
 771 * dirty data can linger in the cache and become stale on resume,
 772 * leading to strange errors.
 773 *
 774 * perform a variety of operations to guarantee that the compiler
 775 * will not reorder instructions.  wbinvd itself is serializing
 776 * so the processor will not reorder.
 777 *
 778 * Systems without cache can just go into halt.
 779 */
 780static inline void wbinvd_halt(void)
 781{
 782        mb();
 783        /* check for clflush to determine if wbinvd is legal */
 784        if (cpu_has_clflush)
 785                asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
 786        else
 787                while (1)
 788                        halt();
 789}
 790
 791extern void enable_sep_cpu(void);
 792extern int sysenter_setup(void);
 793
 794/* Defined in head.S */
 795extern struct desc_ptr          early_gdt_descr;
 796
 797extern void cpu_set_gdt(int);
 798extern void switch_to_new_gdt(int);
 799extern void load_percpu_segment(int);
 800extern void cpu_init(void);
 801
 802static inline unsigned long get_debugctlmsr(void)
 803{
 804    unsigned long debugctlmsr = 0;
 805
 806#ifndef CONFIG_X86_DEBUGCTLMSR
 807        if (boot_cpu_data.x86 < 6)
 808                return 0;
 809#endif
 810        rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
 811
 812    return debugctlmsr;
 813}
 814
 815static inline unsigned long get_debugctlmsr_on_cpu(int cpu)
 816{
 817        u64 debugctlmsr = 0;
 818        u32 val1, val2;
 819
 820#ifndef CONFIG_X86_DEBUGCTLMSR
 821        if (boot_cpu_data.x86 < 6)
 822                return 0;
 823#endif
 824        rdmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR, &val1, &val2);
 825        debugctlmsr = val1 | ((u64)val2 << 32);
 826
 827        return debugctlmsr;
 828}
 829
 830static inline void update_debugctlmsr(unsigned long debugctlmsr)
 831{
 832#ifndef CONFIG_X86_DEBUGCTLMSR
 833        if (boot_cpu_data.x86 < 6)
 834                return;
 835#endif
 836        wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
 837}
 838
 839static inline void update_debugctlmsr_on_cpu(int cpu,
 840                                             unsigned long debugctlmsr)
 841{
 842#ifndef CONFIG_X86_DEBUGCTLMSR
 843        if (boot_cpu_data.x86 < 6)
 844                return;
 845#endif
 846        wrmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR,
 847                     (u32)((u64)debugctlmsr),
 848                     (u32)((u64)debugctlmsr >> 32));
 849}
 850
 851/*
 852 * from system description table in BIOS. Mostly for MCA use, but
 853 * others may find it useful:
 854 */
 855extern unsigned int             machine_id;
 856extern unsigned int             machine_submodel_id;
 857extern unsigned int             BIOS_revision;
 858
 859/* Boot loader type from the setup header: */
 860extern int                      bootloader_type;
 861extern int                      bootloader_version;
 862
 863extern char                     ignore_fpu_irq;
 864
 865#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
 866#define ARCH_HAS_PREFETCHW
 867#define ARCH_HAS_SPINLOCK_PREFETCH
 868
 869#ifdef CONFIG_X86_32
 870# define BASE_PREFETCH          ASM_NOP4
 871# define ARCH_HAS_PREFETCH
 872#else
 873# define BASE_PREFETCH          "prefetcht0 (%1)"
 874#endif
 875
 876/*
 877 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
 878 *
 879 * It's not worth to care about 3dnow prefetches for the K6
 880 * because they are microcoded there and very slow.
 881 */
 882static inline void prefetch(const void *x)
 883{
 884        alternative_input(BASE_PREFETCH,
 885                          "prefetchnta (%1)",
 886                          X86_FEATURE_XMM,
 887                          "r" (x));
 888}
 889
 890/*
 891 * 3dnow prefetch to get an exclusive cache line.
 892 * Useful for spinlocks to avoid one state transition in the
 893 * cache coherency protocol:
 894 */
 895static inline void prefetchw(const void *x)
 896{
 897        alternative_input(BASE_PREFETCH,
 898                          "prefetchw (%1)",
 899                          X86_FEATURE_3DNOW,
 900                          "r" (x));
 901}
 902
 903static inline void spin_lock_prefetch(const void *x)
 904{
 905        prefetchw(x);
 906}
 907
 908#ifdef CONFIG_X86_32
 909/*
 910 * User space process size: 3GB (default).
 911 */
 912#define TASK_SIZE               PAGE_OFFSET
 913#define TASK_SIZE_MAX           TASK_SIZE
 914#define STACK_TOP               TASK_SIZE
 915#define STACK_TOP_MAX           STACK_TOP
 916
 917#define INIT_THREAD  {                                                    \
 918        .sp0                    = sizeof(init_stack) + (long)&init_stack, \
 919        .vm86_info              = NULL,                                   \
 920        .sysenter_cs            = __KERNEL_CS,                            \
 921        .io_bitmap_ptr          = NULL,                                   \
 922}
 923
 924/*
 925 * Note that the .io_bitmap member must be extra-big. This is because
 926 * the CPU will access an additional byte beyond the end of the IO
 927 * permission bitmap. The extra byte must be all 1 bits, and must
 928 * be within the limit.
 929 */
 930#define INIT_TSS  {                                                       \
 931        .x86_tss = {                                                      \
 932                .sp0            = sizeof(init_stack) + (long)&init_stack, \
 933                .ss0            = __KERNEL_DS,                            \
 934                .ss1            = __KERNEL_CS,                            \
 935                .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,               \
 936         },                                                               \
 937        .io_bitmap              = { [0 ... IO_BITMAP_LONGS] = ~0 },       \
 938}
 939
 940extern unsigned long thread_saved_pc(struct task_struct *tsk);
 941
 942#define THREAD_SIZE_LONGS      (THREAD_SIZE/sizeof(unsigned long))
 943#define KSTK_TOP(info)                                                 \
 944({                                                                     \
 945       unsigned long *__ptr = (unsigned long *)(info);                 \
 946       (unsigned long)(&__ptr[THREAD_SIZE_LONGS]);                     \
 947})
 948
 949/*
 950 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
 951 * This is necessary to guarantee that the entire "struct pt_regs"
 952 * is accessable even if the CPU haven't stored the SS/ESP registers
 953 * on the stack (interrupt gate does not save these registers
 954 * when switching to the same priv ring).
 955 * Therefore beware: accessing the ss/esp fields of the
 956 * "struct pt_regs" is possible, but they may contain the
 957 * completely wrong values.
 958 */
 959#define task_pt_regs(task)                                             \
 960({                                                                     \
 961       struct pt_regs *__regs__;                                       \
 962       __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
 963       __regs__ - 1;                                                   \
 964})
 965
 966#define KSTK_ESP(task)          (task_pt_regs(task)->sp)
 967
 968#else
 969/*
 970 * User space process size. 47bits minus one guard page.
 971 */
 972#define TASK_SIZE_MAX   ((1UL << 47) - PAGE_SIZE)
 973
 974/* This decides where the kernel will search for a free chunk of vm
 975 * space during mmap's.
 976 */
 977#define IA32_PAGE_OFFSET        ((current->personality & ADDR_LIMIT_3GB) ? \
 978                                        0xc0000000 : 0xFFFFe000)
 979
 980#define TASK_SIZE               (test_thread_flag(TIF_IA32) ? \
 981                                        IA32_PAGE_OFFSET : TASK_SIZE_MAX)
 982#define TASK_SIZE_OF(child)     ((test_tsk_thread_flag(child, TIF_IA32)) ? \
 983                                        IA32_PAGE_OFFSET : TASK_SIZE_MAX)
 984
 985#define STACK_TOP               TASK_SIZE
 986#define STACK_TOP_MAX           TASK_SIZE_MAX
 987
 988#define INIT_THREAD  { \
 989        .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
 990}
 991
 992#define INIT_TSS  { \
 993        .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
 994}
 995
 996/*
 997 * Return saved PC of a blocked thread.
 998 * What is this good for? it will be always the scheduler or ret_from_fork.
 999 */
1000#define thread_saved_pc(t)      (*(unsigned long *)((t)->thread.sp - 8))
1001
1002#define task_pt_regs(tsk)       ((struct pt_regs *)(tsk)->thread.sp0 - 1)
1003extern unsigned long KSTK_ESP(struct task_struct *task);
1004#endif /* CONFIG_X86_64 */
1005
1006extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
1007                                               unsigned long new_sp);
1008
1009/*
1010 * This decides where the kernel will search for a free chunk of vm
1011 * space during mmap's.
1012 */
1013#define TASK_UNMAPPED_BASE      (PAGE_ALIGN(TASK_SIZE / 3))
1014
1015#define KSTK_EIP(task)          (task_pt_regs(task)->ip)
1016
1017/* Get/set a process' ability to use the timestamp counter instruction */
1018#define GET_TSC_CTL(adr)        get_tsc_mode((adr))
1019#define SET_TSC_CTL(val)        set_tsc_mode((val))
1020
1021extern int get_tsc_mode(unsigned long adr);
1022extern int set_tsc_mode(unsigned int val);
1023
1024extern int amd_get_nb_id(int cpu);
1025
1026struct aperfmperf {
1027        u64 aperf, mperf;
1028};
1029
1030static inline void get_aperfmperf(struct aperfmperf *am)
1031{
1032        WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
1033
1034        rdmsrl(MSR_IA32_APERF, am->aperf);
1035        rdmsrl(MSR_IA32_MPERF, am->mperf);
1036}
1037
1038#define APERFMPERF_SHIFT 10
1039
1040static inline
1041unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
1042                                    struct aperfmperf *new)
1043{
1044        u64 aperf = new->aperf - old->aperf;
1045        u64 mperf = new->mperf - old->mperf;
1046        unsigned long ratio = aperf;
1047
1048        mperf >>= APERFMPERF_SHIFT;
1049        if (mperf)
1050                ratio = div64_u64(aperf, mperf);
1051
1052        return ratio;
1053}
1054
1055#endif /* _ASM_X86_PROCESSOR_H */
1056