1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30#include <linux/etherdevice.h>
31#include <linux/sched.h>
32#include <net/mac80211.h>
33#include "iwl-eeprom.h"
34#include "iwl-dev.h"
35#include "iwl-core.h"
36#include "iwl-sta.h"
37#include "iwl-io.h"
38#include "iwl-helpers.h"
39
40static const u16 default_tid_to_tx_fifo[] = {
41 IWL_TX_FIFO_AC1,
42 IWL_TX_FIFO_AC0,
43 IWL_TX_FIFO_AC0,
44 IWL_TX_FIFO_AC1,
45 IWL_TX_FIFO_AC2,
46 IWL_TX_FIFO_AC2,
47 IWL_TX_FIFO_AC3,
48 IWL_TX_FIFO_AC3,
49 IWL_TX_FIFO_NONE,
50 IWL_TX_FIFO_NONE,
51 IWL_TX_FIFO_NONE,
52 IWL_TX_FIFO_NONE,
53 IWL_TX_FIFO_NONE,
54 IWL_TX_FIFO_NONE,
55 IWL_TX_FIFO_NONE,
56 IWL_TX_FIFO_NONE,
57 IWL_TX_FIFO_AC3
58};
59
60static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
61 struct iwl_dma_ptr *ptr, size_t size)
62{
63 ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
64 if (!ptr->addr)
65 return -ENOMEM;
66 ptr->size = size;
67 return 0;
68}
69
70static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
71 struct iwl_dma_ptr *ptr)
72{
73 if (unlikely(!ptr->addr))
74 return;
75
76 pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
77 memset(ptr, 0, sizeof(*ptr));
78}
79
80
81
82
83int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
84{
85 u32 reg = 0;
86 int ret = 0;
87 int txq_id = txq->q.id;
88
89 if (txq->need_update == 0)
90 return ret;
91
92
93 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
94
95
96
97 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
98
99 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
100 IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
101 iwl_set_bit(priv, CSR_GP_CNTRL,
102 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
103 return ret;
104 }
105
106 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
107 txq->q.write_ptr | (txq_id << 8));
108
109
110
111 } else
112 iwl_write32(priv, HBUS_TARG_WRPTR,
113 txq->q.write_ptr | (txq_id << 8));
114
115 txq->need_update = 0;
116
117 return ret;
118}
119EXPORT_SYMBOL(iwl_txq_update_write_ptr);
120
121
122
123
124
125
126
127
128
129
130void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
131{
132 struct iwl_tx_queue *txq = &priv->txq[txq_id];
133 struct iwl_queue *q = &txq->q;
134 struct pci_dev *dev = priv->pci_dev;
135 int i, len;
136
137 if (q->n_bd == 0)
138 return;
139
140
141 for (; q->write_ptr != q->read_ptr;
142 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
143 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
144
145 len = sizeof(struct iwl_device_cmd) * q->n_window;
146
147
148 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
149 kfree(txq->cmd[i]);
150
151
152 if (txq->q.n_bd)
153 pci_free_consistent(dev, priv->hw_params.tfd_size *
154 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
155
156
157 kfree(txq->txb);
158 txq->txb = NULL;
159
160
161 kfree(txq->cmd);
162 kfree(txq->meta);
163 txq->cmd = NULL;
164 txq->meta = NULL;
165
166
167 memset(txq, 0, sizeof(*txq));
168}
169EXPORT_SYMBOL(iwl_tx_queue_free);
170
171
172
173
174
175
176
177
178
179void iwl_cmd_queue_free(struct iwl_priv *priv)
180{
181 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
182 struct iwl_queue *q = &txq->q;
183 struct pci_dev *dev = priv->pci_dev;
184 int i, len;
185
186 if (q->n_bd == 0)
187 return;
188
189 len = sizeof(struct iwl_device_cmd) * q->n_window;
190 len += IWL_MAX_SCAN_SIZE;
191
192
193 for (i = 0; i <= TFD_CMD_SLOTS; i++)
194 kfree(txq->cmd[i]);
195
196
197 if (txq->q.n_bd)
198 pci_free_consistent(dev, priv->hw_params.tfd_size *
199 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
200
201
202 kfree(txq->cmd);
203 kfree(txq->meta);
204 txq->cmd = NULL;
205 txq->meta = NULL;
206
207
208 memset(txq, 0, sizeof(*txq));
209}
210EXPORT_SYMBOL(iwl_cmd_queue_free);
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235int iwl_queue_space(const struct iwl_queue *q)
236{
237 int s = q->read_ptr - q->write_ptr;
238
239 if (q->read_ptr > q->write_ptr)
240 s -= q->n_bd;
241
242 if (s <= 0)
243 s += q->n_window;
244
245 s -= 2;
246 if (s < 0)
247 s = 0;
248 return s;
249}
250EXPORT_SYMBOL(iwl_queue_space);
251
252
253
254
255
256static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
257 int count, int slots_num, u32 id)
258{
259 q->n_bd = count;
260 q->n_window = slots_num;
261 q->id = id;
262
263
264
265 BUG_ON(!is_power_of_2(count));
266
267
268
269 BUG_ON(!is_power_of_2(slots_num));
270
271 q->low_mark = q->n_window / 4;
272 if (q->low_mark < 4)
273 q->low_mark = 4;
274
275 q->high_mark = q->n_window / 8;
276 if (q->high_mark < 2)
277 q->high_mark = 2;
278
279 q->write_ptr = q->read_ptr = 0;
280
281 return 0;
282}
283
284
285
286
287static int iwl_tx_queue_alloc(struct iwl_priv *priv,
288 struct iwl_tx_queue *txq, u32 id)
289{
290 struct pci_dev *dev = priv->pci_dev;
291 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
292
293
294
295 if (id != IWL_CMD_QUEUE_NUM) {
296 txq->txb = kmalloc(sizeof(txq->txb[0]) *
297 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
298 if (!txq->txb) {
299 IWL_ERR(priv, "kmalloc for auxiliary BD "
300 "structures failed\n");
301 goto error;
302 }
303 } else {
304 txq->txb = NULL;
305 }
306
307
308
309 txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
310
311 if (!txq->tfds) {
312 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
313 goto error;
314 }
315 txq->q.id = id;
316
317 return 0;
318
319 error:
320 kfree(txq->txb);
321 txq->txb = NULL;
322
323 return -ENOMEM;
324}
325
326
327
328
329int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
330 int slots_num, u32 txq_id)
331{
332 int i, len;
333 int ret;
334 int actual_slots = slots_num;
335
336
337
338
339
340
341
342
343
344 if (txq_id == IWL_CMD_QUEUE_NUM)
345 actual_slots++;
346
347 txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
348 GFP_KERNEL);
349 txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
350 GFP_KERNEL);
351
352 if (!txq->meta || !txq->cmd)
353 goto out_free_arrays;
354
355 len = sizeof(struct iwl_device_cmd);
356 for (i = 0; i < actual_slots; i++) {
357
358 if (i == slots_num)
359 len += IWL_MAX_SCAN_SIZE;
360
361 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
362 if (!txq->cmd[i])
363 goto err;
364 }
365
366
367 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
368 if (ret)
369 goto err;
370
371 txq->need_update = 0;
372
373
374 if (txq_id <= IWL_TX_FIFO_AC3)
375 txq->swq_id = txq_id;
376
377
378
379 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
380
381
382 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
383
384
385 priv->cfg->ops->lib->txq_init(priv, txq);
386
387 return 0;
388err:
389 for (i = 0; i < actual_slots; i++)
390 kfree(txq->cmd[i]);
391out_free_arrays:
392 kfree(txq->meta);
393 kfree(txq->cmd);
394
395 return -ENOMEM;
396}
397EXPORT_SYMBOL(iwl_tx_queue_init);
398
399
400
401
402
403
404void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
405{
406 int txq_id;
407
408
409 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
410 if (txq_id == IWL_CMD_QUEUE_NUM)
411 iwl_cmd_queue_free(priv);
412 else
413 iwl_tx_queue_free(priv, txq_id);
414
415 iwl_free_dma_ptr(priv, &priv->kw);
416
417 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
418}
419EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
420
421
422
423
424
425
426
427
428int iwl_txq_ctx_reset(struct iwl_priv *priv)
429{
430 int ret = 0;
431 int txq_id, slots_num;
432 unsigned long flags;
433
434
435 iwl_hw_txq_ctx_free(priv);
436
437 ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
438 priv->hw_params.scd_bc_tbls_size);
439 if (ret) {
440 IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
441 goto error_bc_tbls;
442 }
443
444 ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
445 if (ret) {
446 IWL_ERR(priv, "Keep Warm allocation failed\n");
447 goto error_kw;
448 }
449 spin_lock_irqsave(&priv->lock, flags);
450
451
452 priv->cfg->ops->lib->txq_set_sched(priv, 0);
453
454
455 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
456
457 spin_unlock_irqrestore(&priv->lock, flags);
458
459
460 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
461 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
462 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
463 ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
464 txq_id);
465 if (ret) {
466 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
467 goto error;
468 }
469 }
470
471 return ret;
472
473 error:
474 iwl_hw_txq_ctx_free(priv);
475 iwl_free_dma_ptr(priv, &priv->kw);
476 error_kw:
477 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
478 error_bc_tbls:
479 return ret;
480}
481
482
483
484
485void iwl_txq_ctx_stop(struct iwl_priv *priv)
486{
487 int ch;
488 unsigned long flags;
489
490
491 spin_lock_irqsave(&priv->lock, flags);
492
493 priv->cfg->ops->lib->txq_set_sched(priv, 0);
494
495
496 for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
497 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
498 iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
499 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
500 1000);
501 }
502 spin_unlock_irqrestore(&priv->lock, flags);
503
504
505 iwl_hw_txq_ctx_free(priv);
506}
507EXPORT_SYMBOL(iwl_txq_ctx_stop);
508
509
510
511
512static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
513 struct iwl_tx_cmd *tx_cmd,
514 struct ieee80211_tx_info *info,
515 struct ieee80211_hdr *hdr,
516 u8 std_id)
517{
518 __le16 fc = hdr->frame_control;
519 __le32 tx_flags = tx_cmd->tx_flags;
520
521 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
522 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
523 tx_flags |= TX_CMD_FLG_ACK_MSK;
524 if (ieee80211_is_mgmt(fc))
525 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
526 if (ieee80211_is_probe_resp(fc) &&
527 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
528 tx_flags |= TX_CMD_FLG_TSF_MSK;
529 } else {
530 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
531 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
532 }
533
534 if (ieee80211_is_back_req(fc))
535 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
536
537
538 tx_cmd->sta_id = std_id;
539 if (ieee80211_has_morefrags(fc))
540 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
541
542 if (ieee80211_is_data_qos(fc)) {
543 u8 *qc = ieee80211_get_qos_ctl(hdr);
544 tx_cmd->tid_tspec = qc[0] & 0xf;
545 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
546 } else {
547 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
548 }
549
550 priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
551
552 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
553 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
554
555 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
556 if (ieee80211_is_mgmt(fc)) {
557 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
558 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
559 else
560 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
561 } else {
562 tx_cmd->timeout.pm_frame_timeout = 0;
563 }
564
565 tx_cmd->driver_txop = 0;
566 tx_cmd->tx_flags = tx_flags;
567 tx_cmd->next_frame_len = 0;
568}
569
570#define RTS_HCCA_RETRY_LIMIT 3
571#define RTS_DFAULT_RETRY_LIMIT 60
572
573static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
574 struct iwl_tx_cmd *tx_cmd,
575 struct ieee80211_tx_info *info,
576 __le16 fc, int is_hcca)
577{
578 u32 rate_flags;
579 int rate_idx;
580 u8 rts_retry_limit;
581 u8 data_retry_limit;
582 u8 rate_plcp;
583
584
585 if (priv->data_retry_limit != -1)
586 data_retry_limit = priv->data_retry_limit;
587 else if (ieee80211_is_probe_resp(fc))
588 data_retry_limit = 3;
589 else
590 data_retry_limit = IWL_DEFAULT_TX_RETRY;
591 tx_cmd->data_retry_limit = data_retry_limit;
592
593
594 rts_retry_limit = (is_hcca) ? RTS_HCCA_RETRY_LIMIT :
595 RTS_DFAULT_RETRY_LIMIT;
596 if (data_retry_limit < rts_retry_limit)
597 rts_retry_limit = data_retry_limit;
598 tx_cmd->rts_retry_limit = rts_retry_limit;
599
600
601
602 if (ieee80211_is_data(fc)) {
603 tx_cmd->initial_rate_index = 0;
604 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
605 return;
606 }
607
608
609
610
611
612
613
614 rate_idx = info->control.rates[0].idx;
615 if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
616 (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
617 rate_idx = rate_lowest_index(&priv->bands[info->band],
618 info->control.sta);
619
620 if (info->band == IEEE80211_BAND_5GHZ)
621 rate_idx += IWL_FIRST_OFDM_RATE;
622
623 rate_plcp = iwl_rates[rate_idx].plcp;
624
625 rate_flags = 0;
626
627
628 if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
629 rate_flags |= RATE_MCS_CCK_MSK;
630
631
632 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
633 case cpu_to_le16(IEEE80211_STYPE_AUTH):
634 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
635 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
636 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
637 if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
638 tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
639 tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
640 }
641 break;
642 default:
643 break;
644 }
645
646
647 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
648 rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
649
650
651 tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
652}
653
654static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
655 struct ieee80211_tx_info *info,
656 struct iwl_tx_cmd *tx_cmd,
657 struct sk_buff *skb_frag,
658 int sta_id)
659{
660 struct ieee80211_key_conf *keyconf = info->control.hw_key;
661
662 switch (keyconf->alg) {
663 case ALG_CCMP:
664 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
665 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
666 if (info->flags & IEEE80211_TX_CTL_AMPDU)
667 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
668 IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
669 break;
670
671 case ALG_TKIP:
672 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
673 ieee80211_get_tkip_key(keyconf, skb_frag,
674 IEEE80211_TKIP_P2_KEY, tx_cmd->key);
675 IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
676 break;
677
678 case ALG_WEP:
679 tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
680 (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
681
682 if (keyconf->keylen == WEP_KEY_LEN_128)
683 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
684
685 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
686
687 IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
688 "with key %d\n", keyconf->keyidx);
689 break;
690
691 default:
692 IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
693 break;
694 }
695}
696
697
698
699
700int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
701{
702 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
703 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
704 struct iwl_tx_queue *txq;
705 struct iwl_queue *q;
706 struct iwl_device_cmd *out_cmd;
707 struct iwl_cmd_meta *out_meta;
708 struct iwl_tx_cmd *tx_cmd;
709 int swq_id, txq_id;
710 dma_addr_t phys_addr;
711 dma_addr_t txcmd_phys;
712 dma_addr_t scratch_phys;
713 u16 len, len_org;
714 u16 seq_number = 0;
715 __le16 fc;
716 u8 hdr_len;
717 u8 sta_id;
718 u8 wait_write_ptr = 0;
719 u8 tid = 0;
720 u8 *qc = NULL;
721 unsigned long flags;
722 int ret;
723
724 spin_lock_irqsave(&priv->lock, flags);
725 if (iwl_is_rfkill(priv)) {
726 IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
727 goto drop_unlock;
728 }
729
730 fc = hdr->frame_control;
731
732#ifdef CONFIG_IWLWIFI_DEBUG
733 if (ieee80211_is_auth(fc))
734 IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
735 else if (ieee80211_is_assoc_req(fc))
736 IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
737 else if (ieee80211_is_reassoc_req(fc))
738 IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
739#endif
740
741
742 if (ieee80211_is_data(fc) &&
743 !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
744 (!iwl_is_associated(priv) ||
745 ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
746 !priv->assoc_station_added)) {
747 IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
748 goto drop_unlock;
749 }
750
751 hdr_len = ieee80211_hdrlen(fc);
752
753
754 if (info->flags & IEEE80211_TX_CTL_INJECTED)
755 sta_id = priv->hw_params.bcast_sta_id;
756 else
757 sta_id = iwl_get_sta_id(priv, hdr);
758 if (sta_id == IWL_INVALID_STATION) {
759 IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
760 hdr->addr1);
761 goto drop_unlock;
762 }
763
764 IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
765
766 txq_id = skb_get_queue_mapping(skb);
767 if (ieee80211_is_data_qos(fc)) {
768 qc = ieee80211_get_qos_ctl(hdr);
769 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
770 if (unlikely(tid >= MAX_TID_COUNT))
771 goto drop_unlock;
772 seq_number = priv->stations[sta_id].tid[tid].seq_number;
773 seq_number &= IEEE80211_SCTL_SEQ;
774 hdr->seq_ctrl = hdr->seq_ctrl &
775 cpu_to_le16(IEEE80211_SCTL_FRAG);
776 hdr->seq_ctrl |= cpu_to_le16(seq_number);
777 seq_number += 0x10;
778
779 if (info->flags & IEEE80211_TX_CTL_AMPDU)
780 txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
781 }
782
783 txq = &priv->txq[txq_id];
784 swq_id = txq->swq_id;
785 q = &txq->q;
786
787 if (unlikely(iwl_queue_space(q) < q->high_mark))
788 goto drop_unlock;
789
790 if (ieee80211_is_data_qos(fc))
791 priv->stations[sta_id].tid[tid].tfds_in_queue++;
792
793
794 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
795 txq->txb[q->write_ptr].skb[0] = skb;
796
797
798 out_cmd = txq->cmd[q->write_ptr];
799 out_meta = &txq->meta[q->write_ptr];
800 tx_cmd = &out_cmd->cmd.tx;
801 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
802 memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
803
804
805
806
807
808
809
810 out_cmd->hdr.cmd = REPLY_TX;
811 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
812 INDEX_TO_SEQ(q->write_ptr)));
813
814
815 memcpy(tx_cmd->hdr, hdr, hdr_len);
816
817
818
819 len = (u16)skb->len;
820 tx_cmd->len = cpu_to_le16(len);
821
822 if (info->control.hw_key)
823 iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
824
825
826 iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
827 iwl_dbg_log_tx_data_frame(priv, len, hdr);
828
829
830 iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
831
832 iwl_update_stats(priv, true, fc, len);
833
834
835
836
837
838
839
840
841
842 len = sizeof(struct iwl_tx_cmd) +
843 sizeof(struct iwl_cmd_header) + hdr_len;
844
845 len_org = len;
846 len = (len + 3) & ~3;
847
848 if (len_org != len)
849 len_org = 1;
850 else
851 len_org = 0;
852
853
854 if (len_org)
855 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
856
857
858
859 txcmd_phys = pci_map_single(priv->pci_dev,
860 &out_cmd->hdr, len,
861 PCI_DMA_BIDIRECTIONAL);
862 pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
863 pci_unmap_len_set(out_meta, len, len);
864
865
866 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
867 txcmd_phys, len, 1, 0);
868
869 if (!ieee80211_has_morefrags(hdr->frame_control)) {
870 txq->need_update = 1;
871 if (qc)
872 priv->stations[sta_id].tid[tid].seq_number = seq_number;
873 } else {
874 wait_write_ptr = 1;
875 txq->need_update = 0;
876 }
877
878
879
880 len = skb->len - hdr_len;
881 if (len) {
882 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
883 len, PCI_DMA_TODEVICE);
884 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
885 phys_addr, len,
886 0, 0);
887 }
888
889 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
890 offsetof(struct iwl_tx_cmd, scratch);
891
892 len = sizeof(struct iwl_tx_cmd) +
893 sizeof(struct iwl_cmd_header) + hdr_len;
894
895 pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
896 len, PCI_DMA_BIDIRECTIONAL);
897 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
898 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
899
900 IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
901 le16_to_cpu(out_cmd->hdr.sequence));
902 IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
903 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
904 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
905
906
907 if (info->flags & IEEE80211_TX_CTL_AMPDU)
908 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
909 le16_to_cpu(tx_cmd->len));
910
911 pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
912 len, PCI_DMA_BIDIRECTIONAL);
913
914
915 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
916 ret = iwl_txq_update_write_ptr(priv, txq);
917 spin_unlock_irqrestore(&priv->lock, flags);
918
919 if (ret)
920 return ret;
921
922 if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
923 if (wait_write_ptr) {
924 spin_lock_irqsave(&priv->lock, flags);
925 txq->need_update = 1;
926 iwl_txq_update_write_ptr(priv, txq);
927 spin_unlock_irqrestore(&priv->lock, flags);
928 } else {
929 iwl_stop_queue(priv, txq->swq_id);
930 }
931 }
932
933 return 0;
934
935drop_unlock:
936 spin_unlock_irqrestore(&priv->lock, flags);
937 return -1;
938}
939EXPORT_SYMBOL(iwl_tx_skb);
940
941
942
943
944
945
946
947
948
949
950
951
952int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
953{
954 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
955 struct iwl_queue *q = &txq->q;
956 struct iwl_device_cmd *out_cmd;
957 struct iwl_cmd_meta *out_meta;
958 dma_addr_t phys_addr;
959 unsigned long flags;
960 int len, ret;
961 u32 idx;
962 u16 fix_size;
963
964 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
965 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
966
967
968
969
970 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
971 !(cmd->flags & CMD_SIZE_HUGE));
972
973 if (iwl_is_rfkill(priv)) {
974 IWL_DEBUG_INFO(priv, "Not sending command - RF KILL\n");
975 return -EIO;
976 }
977
978 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
979 IWL_ERR(priv, "No space for Tx\n");
980 return -ENOSPC;
981 }
982
983 spin_lock_irqsave(&priv->hcmd_lock, flags);
984
985 idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
986 out_cmd = txq->cmd[idx];
987 out_meta = &txq->meta[idx];
988
989 memset(out_meta, 0, sizeof(*out_meta));
990 out_meta->flags = cmd->flags;
991 if (cmd->flags & CMD_WANT_SKB)
992 out_meta->source = cmd;
993 if (cmd->flags & CMD_ASYNC)
994 out_meta->callback = cmd->callback;
995
996 out_cmd->hdr.cmd = cmd->id;
997 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
998
999
1000
1001
1002 out_cmd->hdr.flags = 0;
1003 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
1004 INDEX_TO_SEQ(q->write_ptr));
1005 if (cmd->flags & CMD_SIZE_HUGE)
1006 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
1007 len = sizeof(struct iwl_device_cmd);
1008 len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
1009
1010
1011#ifdef CONFIG_IWLWIFI_DEBUG
1012 switch (out_cmd->hdr.cmd) {
1013 case REPLY_TX_LINK_QUALITY_CMD:
1014 case SENSITIVITY_CMD:
1015 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
1016 "%d bytes at %d[%d]:%d\n",
1017 get_cmd_string(out_cmd->hdr.cmd),
1018 out_cmd->hdr.cmd,
1019 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1020 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1021 break;
1022 default:
1023 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
1024 "%d bytes at %d[%d]:%d\n",
1025 get_cmd_string(out_cmd->hdr.cmd),
1026 out_cmd->hdr.cmd,
1027 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1028 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1029 }
1030#endif
1031 txq->need_update = 1;
1032
1033 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
1034
1035 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
1036
1037 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
1038 fix_size, PCI_DMA_BIDIRECTIONAL);
1039 pci_unmap_addr_set(out_meta, mapping, phys_addr);
1040 pci_unmap_len_set(out_meta, len, fix_size);
1041
1042 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
1043 phys_addr, fix_size, 1,
1044 U32_PAD(cmd->len));
1045
1046
1047 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1048 ret = iwl_txq_update_write_ptr(priv, txq);
1049
1050 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
1051 return ret ? ret : idx;
1052}
1053
1054int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
1055{
1056 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1057 struct iwl_queue *q = &txq->q;
1058 struct iwl_tx_info *tx_info;
1059 int nfreed = 0;
1060
1061 if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
1062 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1063 "is out of range [0-%d] %d %d.\n", txq_id,
1064 index, q->n_bd, q->write_ptr, q->read_ptr);
1065 return 0;
1066 }
1067
1068 for (index = iwl_queue_inc_wrap(index, q->n_bd);
1069 q->read_ptr != index;
1070 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1071
1072 tx_info = &txq->txb[txq->q.read_ptr];
1073 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
1074 tx_info->skb[0] = NULL;
1075
1076 if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
1077 priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
1078
1079 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
1080 nfreed++;
1081 }
1082 return nfreed;
1083}
1084EXPORT_SYMBOL(iwl_tx_queue_reclaim);
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
1095 int idx, int cmd_idx)
1096{
1097 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1098 struct iwl_queue *q = &txq->q;
1099 int nfreed = 0;
1100
1101 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
1102 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1103 "is out of range [0-%d] %d %d.\n", txq_id,
1104 idx, q->n_bd, q->write_ptr, q->read_ptr);
1105 return;
1106 }
1107
1108 pci_unmap_single(priv->pci_dev,
1109 pci_unmap_addr(&txq->meta[cmd_idx], mapping),
1110 pci_unmap_len(&txq->meta[cmd_idx], len),
1111 PCI_DMA_BIDIRECTIONAL);
1112
1113 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1114 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1115
1116 if (nfreed++ > 0) {
1117 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
1118 q->write_ptr, q->read_ptr);
1119 queue_work(priv->workqueue, &priv->restart);
1120 }
1121
1122 }
1123}
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
1134{
1135 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1136 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1137 int txq_id = SEQ_TO_QUEUE(sequence);
1138 int index = SEQ_TO_INDEX(sequence);
1139 int cmd_index;
1140 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
1141 struct iwl_device_cmd *cmd;
1142 struct iwl_cmd_meta *meta;
1143
1144
1145
1146
1147 if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
1148 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
1149 txq_id, sequence,
1150 priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
1151 priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
1152 iwl_print_hex_error(priv, pkt, 32);
1153 return;
1154 }
1155
1156 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
1157 cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
1158 meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
1159
1160
1161 if (meta->flags & CMD_WANT_SKB) {
1162 meta->source->reply_skb = rxb->skb;
1163 rxb->skb = NULL;
1164 } else if (meta->callback)
1165 meta->callback(priv, cmd, rxb->skb);
1166
1167 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
1168
1169 if (!(meta->flags & CMD_ASYNC)) {
1170 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1171 wake_up_interruptible(&priv->wait_command_queue);
1172 }
1173}
1174EXPORT_SYMBOL(iwl_tx_cmd_complete);
1175
1176
1177
1178
1179
1180
1181
1182static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
1183{
1184 int txq_id;
1185
1186 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
1187 if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
1188 return txq_id;
1189 return -1;
1190}
1191
1192int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
1193{
1194 int sta_id;
1195 int tx_fifo;
1196 int txq_id;
1197 int ret;
1198 unsigned long flags;
1199 struct iwl_tid_data *tid_data;
1200
1201 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1202 tx_fifo = default_tid_to_tx_fifo[tid];
1203 else
1204 return -EINVAL;
1205
1206 IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
1207 __func__, ra, tid);
1208
1209 sta_id = iwl_find_station(priv, ra);
1210 if (sta_id == IWL_INVALID_STATION) {
1211 IWL_ERR(priv, "Start AGG on invalid station\n");
1212 return -ENXIO;
1213 }
1214 if (unlikely(tid >= MAX_TID_COUNT))
1215 return -EINVAL;
1216
1217 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
1218 IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
1219 return -ENXIO;
1220 }
1221
1222 txq_id = iwl_txq_ctx_activate_free(priv);
1223 if (txq_id == -1) {
1224 IWL_ERR(priv, "No free aggregation queue available\n");
1225 return -ENXIO;
1226 }
1227
1228 spin_lock_irqsave(&priv->sta_lock, flags);
1229 tid_data = &priv->stations[sta_id].tid[tid];
1230 *ssn = SEQ_TO_SN(tid_data->seq_number);
1231 tid_data->agg.txq_id = txq_id;
1232 priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
1233 spin_unlock_irqrestore(&priv->sta_lock, flags);
1234
1235 ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
1236 sta_id, tid, *ssn);
1237 if (ret)
1238 return ret;
1239
1240 if (tid_data->tfds_in_queue == 0) {
1241 IWL_DEBUG_HT(priv, "HW queue is empty\n");
1242 tid_data->agg.state = IWL_AGG_ON;
1243 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1244 } else {
1245 IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
1246 tid_data->tfds_in_queue);
1247 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
1248 }
1249 return ret;
1250}
1251EXPORT_SYMBOL(iwl_tx_agg_start);
1252
1253int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
1254{
1255 int tx_fifo_id, txq_id, sta_id, ssn = -1;
1256 struct iwl_tid_data *tid_data;
1257 int ret, write_ptr, read_ptr;
1258 unsigned long flags;
1259
1260 if (!ra) {
1261 IWL_ERR(priv, "ra = NULL\n");
1262 return -EINVAL;
1263 }
1264
1265 if (unlikely(tid >= MAX_TID_COUNT))
1266 return -EINVAL;
1267
1268 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1269 tx_fifo_id = default_tid_to_tx_fifo[tid];
1270 else
1271 return -EINVAL;
1272
1273 sta_id = iwl_find_station(priv, ra);
1274
1275 if (sta_id == IWL_INVALID_STATION) {
1276 IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
1277 return -ENXIO;
1278 }
1279
1280 if (priv->stations[sta_id].tid[tid].agg.state ==
1281 IWL_EMPTYING_HW_QUEUE_ADDBA) {
1282 IWL_DEBUG_HT(priv, "AGG stop before setup done\n");
1283 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1284 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1285 return 0;
1286 }
1287
1288 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
1289 IWL_WARN(priv, "Stopping AGG while state not ON or starting\n");
1290
1291 tid_data = &priv->stations[sta_id].tid[tid];
1292 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
1293 txq_id = tid_data->agg.txq_id;
1294 write_ptr = priv->txq[txq_id].q.write_ptr;
1295 read_ptr = priv->txq[txq_id].q.read_ptr;
1296
1297
1298 if (write_ptr != read_ptr) {
1299 IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
1300 priv->stations[sta_id].tid[tid].agg.state =
1301 IWL_EMPTYING_HW_QUEUE_DELBA;
1302 return 0;
1303 }
1304
1305 IWL_DEBUG_HT(priv, "HW queue is empty\n");
1306 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1307
1308 spin_lock_irqsave(&priv->lock, flags);
1309 ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
1310 tx_fifo_id);
1311 spin_unlock_irqrestore(&priv->lock, flags);
1312
1313 if (ret)
1314 return ret;
1315
1316 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1317
1318 return 0;
1319}
1320EXPORT_SYMBOL(iwl_tx_agg_stop);
1321
1322int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
1323{
1324 struct iwl_queue *q = &priv->txq[txq_id].q;
1325 u8 *addr = priv->stations[sta_id].sta.sta.addr;
1326 struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
1327
1328 switch (priv->stations[sta_id].tid[tid].agg.state) {
1329 case IWL_EMPTYING_HW_QUEUE_DELBA:
1330
1331
1332 if ((txq_id == tid_data->agg.txq_id) &&
1333 (q->read_ptr == q->write_ptr)) {
1334 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
1335 int tx_fifo = default_tid_to_tx_fifo[tid];
1336 IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
1337 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
1338 ssn, tx_fifo);
1339 tid_data->agg.state = IWL_AGG_OFF;
1340 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1341 }
1342 break;
1343 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1344
1345 if (tid_data->tfds_in_queue == 0) {
1346 IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
1347 tid_data->agg.state = IWL_AGG_ON;
1348 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1349 }
1350 break;
1351 }
1352 return 0;
1353}
1354EXPORT_SYMBOL(iwl_txq_check_empty);
1355
1356
1357
1358
1359
1360
1361
1362static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
1363 struct iwl_ht_agg *agg,
1364 struct iwl_compressed_ba_resp *ba_resp)
1365
1366{
1367 int i, sh, ack;
1368 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
1369 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1370 u64 bitmap;
1371 int successes = 0;
1372 struct ieee80211_tx_info *info;
1373
1374 if (unlikely(!agg->wait_for_ba)) {
1375 IWL_ERR(priv, "Received BA when not expected\n");
1376 return -EINVAL;
1377 }
1378
1379
1380 agg->wait_for_ba = 0;
1381 IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
1382
1383
1384 sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
1385 if (sh < 0)
1386 sh += 0x100;
1387
1388
1389 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
1390
1391 if (agg->frame_count > (64 - sh)) {
1392 IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
1393 return -1;
1394 }
1395
1396
1397
1398 bitmap &= agg->bitmap;
1399
1400
1401
1402 for (i = 0; i < agg->frame_count ; i++) {
1403 ack = bitmap & (1ULL << i);
1404 successes += !!ack;
1405 IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
1406 ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
1407 agg->start_idx + i);
1408 }
1409
1410 info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
1411 memset(&info->status, 0, sizeof(info->status));
1412 info->flags = IEEE80211_TX_STAT_ACK;
1413 info->flags |= IEEE80211_TX_STAT_AMPDU;
1414 info->status.ampdu_ack_map = successes;
1415 info->status.ampdu_ack_len = agg->frame_count;
1416 iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
1417
1418 IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
1419
1420 return 0;
1421}
1422
1423
1424
1425
1426
1427
1428
1429void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
1430 struct iwl_rx_mem_buffer *rxb)
1431{
1432 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1433 struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
1434 struct iwl_tx_queue *txq = NULL;
1435 struct iwl_ht_agg *agg;
1436 int index;
1437 int sta_id;
1438 int tid;
1439
1440
1441 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1442
1443
1444
1445 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
1446
1447 if (scd_flow >= priv->hw_params.max_txq_num) {
1448 IWL_ERR(priv,
1449 "BUG_ON scd_flow is bigger than number of queues\n");
1450 return;
1451 }
1452
1453 txq = &priv->txq[scd_flow];
1454 sta_id = ba_resp->sta_id;
1455 tid = ba_resp->tid;
1456 agg = &priv->stations[sta_id].tid[tid].agg;
1457
1458
1459 index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
1460
1461
1462
1463 IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
1464 "sta_id = %d\n",
1465 agg->wait_for_ba,
1466 (u8 *) &ba_resp->sta_addr_lo32,
1467 ba_resp->sta_id);
1468 IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
1469 "%d, scd_ssn = %d\n",
1470 ba_resp->tid,
1471 ba_resp->seq_ctl,
1472 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
1473 ba_resp->scd_flow,
1474 ba_resp->scd_ssn);
1475 IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
1476 agg->start_idx,
1477 (unsigned long long)agg->bitmap);
1478
1479
1480 iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
1481
1482
1483
1484
1485 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
1486
1487 int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
1488 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1489
1490 if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1491 priv->mac80211_registered &&
1492 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
1493 iwl_wake_queue(priv, txq->swq_id);
1494
1495 iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
1496 }
1497}
1498EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
1499
1500#ifdef CONFIG_IWLWIFI_DEBUG
1501#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
1502
1503const char *iwl_get_tx_fail_reason(u32 status)
1504{
1505 switch (status & TX_STATUS_MSK) {
1506 case TX_STATUS_SUCCESS:
1507 return "SUCCESS";
1508 TX_STATUS_ENTRY(SHORT_LIMIT);
1509 TX_STATUS_ENTRY(LONG_LIMIT);
1510 TX_STATUS_ENTRY(FIFO_UNDERRUN);
1511 TX_STATUS_ENTRY(MGMNT_ABORT);
1512 TX_STATUS_ENTRY(NEXT_FRAG);
1513 TX_STATUS_ENTRY(LIFE_EXPIRE);
1514 TX_STATUS_ENTRY(DEST_PS);
1515 TX_STATUS_ENTRY(ABORTED);
1516 TX_STATUS_ENTRY(BT_RETRY);
1517 TX_STATUS_ENTRY(STA_INVALID);
1518 TX_STATUS_ENTRY(FRAG_DROPPED);
1519 TX_STATUS_ENTRY(TID_DISABLE);
1520 TX_STATUS_ENTRY(FRAME_FLUSHED);
1521 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
1522 TX_STATUS_ENTRY(TX_LOCKED);
1523 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
1524 }
1525
1526 return "UNKNOWN";
1527}
1528EXPORT_SYMBOL(iwl_get_tx_fail_reason);
1529#endif
1530