1
2
3
4
5#include <linux/clockchips.h>
6#include <linux/init.h>
7#include <linux/interrupt.h>
8#include <linux/jiffies.h>
9#include <linux/module.h>
10#include <linux/smp.h>
11#include <linux/spinlock.h>
12#include <linux/irq.h>
13
14#include <asm/delay.h>
15#include <asm/i8253.h>
16#include <asm/io.h>
17#include <asm/time.h>
18
19DEFINE_RAW_SPINLOCK(i8253_lock);
20EXPORT_SYMBOL(i8253_lock);
21
22
23
24
25
26
27static void init_pit_timer(enum clock_event_mode mode,
28 struct clock_event_device *evt)
29{
30 raw_spin_lock(&i8253_lock);
31
32 switch(mode) {
33 case CLOCK_EVT_MODE_PERIODIC:
34
35 outb_p(0x34, PIT_MODE);
36 outb_p(LATCH & 0xff , PIT_CH0);
37 outb(LATCH >> 8 , PIT_CH0);
38 break;
39
40 case CLOCK_EVT_MODE_SHUTDOWN:
41 case CLOCK_EVT_MODE_UNUSED:
42 if (evt->mode == CLOCK_EVT_MODE_PERIODIC ||
43 evt->mode == CLOCK_EVT_MODE_ONESHOT) {
44 outb_p(0x30, PIT_MODE);
45 outb_p(0, PIT_CH0);
46 outb_p(0, PIT_CH0);
47 }
48 break;
49
50 case CLOCK_EVT_MODE_ONESHOT:
51
52 outb_p(0x38, PIT_MODE);
53 break;
54
55 case CLOCK_EVT_MODE_RESUME:
56
57 break;
58 }
59 raw_spin_unlock(&i8253_lock);
60}
61
62
63
64
65
66
67static int pit_next_event(unsigned long delta, struct clock_event_device *evt)
68{
69 raw_spin_lock(&i8253_lock);
70 outb_p(delta & 0xff , PIT_CH0);
71 outb(delta >> 8 , PIT_CH0);
72 raw_spin_unlock(&i8253_lock);
73
74 return 0;
75}
76
77
78
79
80
81
82
83
84
85static struct clock_event_device pit_clockevent = {
86 .name = "pit",
87 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
88 .set_mode = init_pit_timer,
89 .set_next_event = pit_next_event,
90 .irq = 0,
91};
92
93static irqreturn_t timer_interrupt(int irq, void *dev_id)
94{
95 pit_clockevent.event_handler(&pit_clockevent);
96
97 return IRQ_HANDLED;
98}
99
100static struct irqaction irq0 = {
101 .handler = timer_interrupt,
102 .flags = IRQF_DISABLED | IRQF_NOBALANCING | IRQF_TIMER,
103 .name = "timer"
104};
105
106
107
108
109
110void __init setup_pit_timer(void)
111{
112 struct clock_event_device *cd = &pit_clockevent;
113 unsigned int cpu = smp_processor_id();
114
115
116
117
118
119 cd->cpumask = cpumask_of(cpu);
120 clockevent_set_clock(cd, CLOCK_TICK_RATE);
121 cd->max_delta_ns = clockevent_delta2ns(0x7FFF, cd);
122 cd->min_delta_ns = clockevent_delta2ns(0xF, cd);
123 clockevents_register_device(cd);
124
125 setup_irq(0, &irq0);
126}
127
128
129
130
131
132
133static cycle_t pit_read(struct clocksource *cs)
134{
135 unsigned long flags;
136 int count;
137 u32 jifs;
138 static int old_count;
139 static u32 old_jifs;
140
141 raw_spin_lock_irqsave(&i8253_lock, flags);
142
143
144
145
146
147
148
149
150
151
152
153
154
155 jifs = jiffies;
156 outb_p(0x00, PIT_MODE);
157 count = inb_p(PIT_CH0);
158 count |= inb_p(PIT_CH0) << 8;
159
160
161 if (count > LATCH) {
162 outb_p(0x34, PIT_MODE);
163 outb_p(LATCH & 0xff, PIT_CH0);
164 outb(LATCH >> 8, PIT_CH0);
165 count = LATCH - 1;
166 }
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181 if (count > old_count && jifs == old_jifs) {
182 count = old_count;
183 }
184 old_count = count;
185 old_jifs = jifs;
186
187 raw_spin_unlock_irqrestore(&i8253_lock, flags);
188
189 count = (LATCH - 1) - count;
190
191 return (cycle_t)(jifs * LATCH) + count;
192}
193
194static struct clocksource clocksource_pit = {
195 .name = "pit",
196 .rating = 110,
197 .read = pit_read,
198 .mask = CLOCKSOURCE_MASK(32),
199 .mult = 0,
200 .shift = 20,
201};
202
203static int __init init_pit_clocksource(void)
204{
205 if (num_possible_cpus() > 1)
206 return 0;
207
208 clocksource_pit.mult = clocksource_hz2mult(CLOCK_TICK_RATE, 20);
209 return clocksource_register(&clocksource_pit);
210}
211arch_initcall(init_pit_clocksource);
212