1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/gfp.h>
23#include <linux/pci.h>
24#include <linux/blkdev.h>
25#include <linux/delay.h>
26#include <linux/interrupt.h>
27#include <linux/dma-mapping.h>
28#include <linux/device.h>
29#include <scsi/scsi_host.h>
30#include <scsi/scsi_cmnd.h>
31#include <linux/libata.h>
32
33#define DRV_NAME "sata_sil24"
34#define DRV_VERSION "1.1"
35
36
37
38
39struct sil24_prb {
40 __le16 ctrl;
41 __le16 prot;
42 __le32 rx_cnt;
43 u8 fis[6 * 4];
44};
45
46
47
48
49struct sil24_sge {
50 __le64 addr;
51 __le32 cnt;
52 __le32 flags;
53};
54
55
56enum {
57 SIL24_HOST_BAR = 0,
58 SIL24_PORT_BAR = 2,
59
60
61
62
63
64
65 SIL24_PRB_SZ = sizeof(struct sil24_prb)
66 + 2 * sizeof(struct sil24_sge),
67 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
68 / (4 * sizeof(struct sil24_sge)),
69
70
71
72
73 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
74
75
76
77
78
79 HOST_SLOT_STAT = 0x00,
80 HOST_CTRL = 0x40,
81 HOST_IRQ_STAT = 0x44,
82 HOST_PHY_CFG = 0x48,
83 HOST_BIST_CTRL = 0x50,
84 HOST_BIST_PTRN = 0x54,
85 HOST_BIST_STAT = 0x58,
86 HOST_MEM_BIST_STAT = 0x5c,
87 HOST_FLASH_CMD = 0x70,
88
89 HOST_FLASH_DATA = 0x74,
90 HOST_TRANSITION_DETECT = 0x75,
91 HOST_GPIO_CTRL = 0x76,
92 HOST_I2C_ADDR = 0x78,
93 HOST_I2C_DATA = 0x7c,
94 HOST_I2C_XFER_CNT = 0x7e,
95 HOST_I2C_CTRL = 0x7f,
96
97
98 HOST_SSTAT_ATTN = (1 << 31),
99
100
101 HOST_CTRL_M66EN = (1 << 16),
102 HOST_CTRL_TRDY = (1 << 17),
103 HOST_CTRL_STOP = (1 << 18),
104 HOST_CTRL_DEVSEL = (1 << 19),
105 HOST_CTRL_REQ64 = (1 << 20),
106 HOST_CTRL_GLOBAL_RST = (1 << 31),
107
108
109
110
111
112 PORT_REGS_SIZE = 0x2000,
113
114 PORT_LRAM = 0x0000,
115 PORT_LRAM_SLOT_SZ = 0x0080,
116
117 PORT_PMP = 0x0f80,
118 PORT_PMP_STATUS = 0x0000,
119 PORT_PMP_QACTIVE = 0x0004,
120 PORT_PMP_SIZE = 0x0008,
121
122
123 PORT_CTRL_STAT = 0x1000,
124 PORT_CTRL_CLR = 0x1004,
125 PORT_IRQ_STAT = 0x1008,
126 PORT_IRQ_ENABLE_SET = 0x1010,
127 PORT_IRQ_ENABLE_CLR = 0x1014,
128 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
129 PORT_EXEC_FIFO = 0x1020,
130 PORT_CMD_ERR = 0x1024,
131 PORT_FIS_CFG = 0x1028,
132 PORT_FIFO_THRES = 0x102c,
133
134 PORT_DECODE_ERR_CNT = 0x1040,
135 PORT_DECODE_ERR_THRESH = 0x1042,
136 PORT_CRC_ERR_CNT = 0x1044,
137 PORT_CRC_ERR_THRESH = 0x1046,
138 PORT_HSHK_ERR_CNT = 0x1048,
139 PORT_HSHK_ERR_THRESH = 0x104a,
140
141 PORT_PHY_CFG = 0x1050,
142 PORT_SLOT_STAT = 0x1800,
143 PORT_CMD_ACTIVATE = 0x1c00,
144 PORT_CONTEXT = 0x1e04,
145 PORT_EXEC_DIAG = 0x1e00,
146 PORT_PSD_DIAG = 0x1e40,
147 PORT_SCONTROL = 0x1f00,
148 PORT_SSTATUS = 0x1f04,
149 PORT_SERROR = 0x1f08,
150 PORT_SACTIVE = 0x1f0c,
151
152
153 PORT_CS_PORT_RST = (1 << 0),
154 PORT_CS_DEV_RST = (1 << 1),
155 PORT_CS_INIT = (1 << 2),
156 PORT_CS_IRQ_WOC = (1 << 3),
157 PORT_CS_CDB16 = (1 << 5),
158 PORT_CS_PMP_RESUME = (1 << 6),
159 PORT_CS_32BIT_ACTV = (1 << 10),
160 PORT_CS_PMP_EN = (1 << 13),
161 PORT_CS_RDY = (1 << 31),
162
163
164
165 PORT_IRQ_COMPLETE = (1 << 0),
166 PORT_IRQ_ERROR = (1 << 1),
167 PORT_IRQ_PORTRDY_CHG = (1 << 2),
168 PORT_IRQ_PWR_CHG = (1 << 3),
169 PORT_IRQ_PHYRDY_CHG = (1 << 4),
170 PORT_IRQ_COMWAKE = (1 << 5),
171 PORT_IRQ_UNK_FIS = (1 << 6),
172 PORT_IRQ_DEV_XCHG = (1 << 7),
173 PORT_IRQ_8B10B = (1 << 8),
174 PORT_IRQ_CRC = (1 << 9),
175 PORT_IRQ_HANDSHAKE = (1 << 10),
176 PORT_IRQ_SDB_NOTIFY = (1 << 11),
177
178 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
179 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
180 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
181
182
183 PORT_IRQ_RAW_SHIFT = 16,
184 PORT_IRQ_MASKED_MASK = 0x7ff,
185 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
186
187
188 PORT_IRQ_STEER_SHIFT = 30,
189 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
190
191
192 PORT_CERR_DEV = 1,
193 PORT_CERR_SDB = 2,
194 PORT_CERR_DATA = 3,
195 PORT_CERR_SEND = 4,
196 PORT_CERR_INCONSISTENT = 5,
197 PORT_CERR_DIRECTION = 6,
198 PORT_CERR_UNDERRUN = 7,
199 PORT_CERR_OVERRUN = 8,
200 PORT_CERR_PKT_PROT = 11,
201 PORT_CERR_SGT_BOUNDARY = 16,
202 PORT_CERR_SGT_TGTABRT = 17,
203 PORT_CERR_SGT_MSTABRT = 18,
204 PORT_CERR_SGT_PCIPERR = 19,
205 PORT_CERR_CMD_BOUNDARY = 24,
206 PORT_CERR_CMD_TGTABRT = 25,
207 PORT_CERR_CMD_MSTABRT = 26,
208 PORT_CERR_CMD_PCIPERR = 27,
209 PORT_CERR_XFR_UNDEF = 32,
210 PORT_CERR_XFR_TGTABRT = 33,
211 PORT_CERR_XFR_MSTABRT = 34,
212 PORT_CERR_XFR_PCIPERR = 35,
213 PORT_CERR_SENDSERVICE = 36,
214
215
216 PRB_CTRL_PROTOCOL = (1 << 0),
217 PRB_CTRL_PACKET_READ = (1 << 4),
218 PRB_CTRL_PACKET_WRITE = (1 << 5),
219 PRB_CTRL_NIEN = (1 << 6),
220 PRB_CTRL_SRST = (1 << 7),
221
222
223 PRB_PROT_PACKET = (1 << 0),
224 PRB_PROT_TCQ = (1 << 1),
225 PRB_PROT_NCQ = (1 << 2),
226 PRB_PROT_READ = (1 << 3),
227 PRB_PROT_WRITE = (1 << 4),
228 PRB_PROT_TRANSPARENT = (1 << 5),
229
230
231
232
233 SGE_TRM = (1 << 31),
234 SGE_LNK = (1 << 30),
235
236 SGE_DRD = (1 << 29),
237
238
239 SIL24_MAX_CMDS = 31,
240
241
242 BID_SIL3124 = 0,
243 BID_SIL3132 = 1,
244 BID_SIL3131 = 2,
245
246
247 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
248 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
249 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
250 ATA_FLAG_AN | ATA_FLAG_PMP,
251 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24),
252
253 IRQ_STAT_4PORTS = 0xf,
254};
255
256struct sil24_ata_block {
257 struct sil24_prb prb;
258 struct sil24_sge sge[SIL24_MAX_SGE];
259};
260
261struct sil24_atapi_block {
262 struct sil24_prb prb;
263 u8 cdb[16];
264 struct sil24_sge sge[SIL24_MAX_SGE];
265};
266
267union sil24_cmd_block {
268 struct sil24_ata_block ata;
269 struct sil24_atapi_block atapi;
270};
271
272static struct sil24_cerr_info {
273 unsigned int err_mask, action;
274 const char *desc;
275} sil24_cerr_db[] = {
276 [0] = { AC_ERR_DEV, 0,
277 "device error" },
278 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
279 "device error via D2H FIS" },
280 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
281 "device error via SDB FIS" },
282 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
283 "error in data FIS" },
284 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
285 "failed to transmit command FIS" },
286 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
287 "protocol mismatch" },
288 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
289 "data directon mismatch" },
290 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
291 "ran out of SGEs while writing" },
292 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
293 "ran out of SGEs while reading" },
294 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
295 "invalid data directon for ATAPI CDB" },
296 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
297 "SGT not on qword boundary" },
298 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
299 "PCI target abort while fetching SGT" },
300 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
301 "PCI master abort while fetching SGT" },
302 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
303 "PCI parity error while fetching SGT" },
304 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
305 "PRB not on qword boundary" },
306 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
307 "PCI target abort while fetching PRB" },
308 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
309 "PCI master abort while fetching PRB" },
310 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
311 "PCI parity error while fetching PRB" },
312 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
313 "undefined error while transferring data" },
314 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
315 "PCI target abort while transferring data" },
316 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
317 "PCI master abort while transferring data" },
318 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
319 "PCI parity error while transferring data" },
320 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
321 "FIS received while sending service FIS" },
322};
323
324
325
326
327
328
329
330struct sil24_port_priv {
331 union sil24_cmd_block *cmd_block;
332 dma_addr_t cmd_block_dma;
333 int do_port_rst;
334};
335
336static void sil24_dev_config(struct ata_device *dev);
337static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
338static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
339static int sil24_qc_defer(struct ata_queued_cmd *qc);
340static void sil24_qc_prep(struct ata_queued_cmd *qc);
341static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
342static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
343static void sil24_pmp_attach(struct ata_port *ap);
344static void sil24_pmp_detach(struct ata_port *ap);
345static void sil24_freeze(struct ata_port *ap);
346static void sil24_thaw(struct ata_port *ap);
347static int sil24_softreset(struct ata_link *link, unsigned int *class,
348 unsigned long deadline);
349static int sil24_hardreset(struct ata_link *link, unsigned int *class,
350 unsigned long deadline);
351static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
352 unsigned long deadline);
353static void sil24_error_handler(struct ata_port *ap);
354static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
355static int sil24_port_start(struct ata_port *ap);
356static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
357#ifdef CONFIG_PM
358static int sil24_pci_device_resume(struct pci_dev *pdev);
359static int sil24_port_resume(struct ata_port *ap);
360#endif
361
362static const struct pci_device_id sil24_pci_tbl[] = {
363 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
364 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
365 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
366 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
367 { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
368 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
369 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
370
371 { }
372};
373
374static struct pci_driver sil24_pci_driver = {
375 .name = DRV_NAME,
376 .id_table = sil24_pci_tbl,
377 .probe = sil24_init_one,
378 .remove = ata_pci_remove_one,
379#ifdef CONFIG_PM
380 .suspend = ata_pci_device_suspend,
381 .resume = sil24_pci_device_resume,
382#endif
383};
384
385static struct scsi_host_template sil24_sht = {
386 ATA_NCQ_SHT(DRV_NAME),
387 .can_queue = SIL24_MAX_CMDS,
388 .sg_tablesize = SIL24_MAX_SGE,
389 .dma_boundary = ATA_DMA_BOUNDARY,
390};
391
392static struct ata_port_operations sil24_ops = {
393 .inherits = &sata_pmp_port_ops,
394
395 .qc_defer = sil24_qc_defer,
396 .qc_prep = sil24_qc_prep,
397 .qc_issue = sil24_qc_issue,
398 .qc_fill_rtf = sil24_qc_fill_rtf,
399
400 .freeze = sil24_freeze,
401 .thaw = sil24_thaw,
402 .softreset = sil24_softreset,
403 .hardreset = sil24_hardreset,
404 .pmp_softreset = sil24_softreset,
405 .pmp_hardreset = sil24_pmp_hardreset,
406 .error_handler = sil24_error_handler,
407 .post_internal_cmd = sil24_post_internal_cmd,
408 .dev_config = sil24_dev_config,
409
410 .scr_read = sil24_scr_read,
411 .scr_write = sil24_scr_write,
412 .pmp_attach = sil24_pmp_attach,
413 .pmp_detach = sil24_pmp_detach,
414
415 .port_start = sil24_port_start,
416#ifdef CONFIG_PM
417 .port_resume = sil24_port_resume,
418#endif
419};
420
421static int sata_sil24_msi;
422module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
423MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
424
425
426
427
428
429#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
430#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
431
432static const struct ata_port_info sil24_port_info[] = {
433
434 {
435 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
436 SIL24_FLAG_PCIX_IRQ_WOC,
437 .pio_mask = ATA_PIO4,
438 .mwdma_mask = ATA_MWDMA2,
439 .udma_mask = ATA_UDMA5,
440 .port_ops = &sil24_ops,
441 },
442
443 {
444 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
445 .pio_mask = ATA_PIO4,
446 .mwdma_mask = ATA_MWDMA2,
447 .udma_mask = ATA_UDMA5,
448 .port_ops = &sil24_ops,
449 },
450
451 {
452 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
453 .pio_mask = ATA_PIO4,
454 .mwdma_mask = ATA_MWDMA2,
455 .udma_mask = ATA_UDMA5,
456 .port_ops = &sil24_ops,
457 },
458};
459
460static int sil24_tag(int tag)
461{
462 if (unlikely(ata_tag_internal(tag)))
463 return 0;
464 return tag;
465}
466
467static unsigned long sil24_port_offset(struct ata_port *ap)
468{
469 return ap->port_no * PORT_REGS_SIZE;
470}
471
472static void __iomem *sil24_port_base(struct ata_port *ap)
473{
474 return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
475}
476
477static void sil24_dev_config(struct ata_device *dev)
478{
479 void __iomem *port = sil24_port_base(dev->link->ap);
480
481 if (dev->cdb_len == 16)
482 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
483 else
484 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
485}
486
487static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
488{
489 void __iomem *port = sil24_port_base(ap);
490 struct sil24_prb __iomem *prb;
491 u8 fis[6 * 4];
492
493 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
494 memcpy_fromio(fis, prb->fis, sizeof(fis));
495 ata_tf_from_fis(fis, tf);
496}
497
498static int sil24_scr_map[] = {
499 [SCR_CONTROL] = 0,
500 [SCR_STATUS] = 1,
501 [SCR_ERROR] = 2,
502 [SCR_ACTIVE] = 3,
503};
504
505static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
506{
507 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
508
509 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
510 void __iomem *addr;
511 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
512 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
513 return 0;
514 }
515 return -EINVAL;
516}
517
518static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
519{
520 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
521
522 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
523 void __iomem *addr;
524 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
525 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
526 return 0;
527 }
528 return -EINVAL;
529}
530
531static void sil24_config_port(struct ata_port *ap)
532{
533 void __iomem *port = sil24_port_base(ap);
534
535
536 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
537 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
538 else
539 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
540
541
542 writew(0x8000, port + PORT_DECODE_ERR_THRESH);
543 writew(0x8000, port + PORT_CRC_ERR_THRESH);
544 writew(0x8000, port + PORT_HSHK_ERR_THRESH);
545 writew(0x0000, port + PORT_DECODE_ERR_CNT);
546 writew(0x0000, port + PORT_CRC_ERR_CNT);
547 writew(0x0000, port + PORT_HSHK_ERR_CNT);
548
549
550 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
551
552
553 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
554}
555
556static void sil24_config_pmp(struct ata_port *ap, int attached)
557{
558 void __iomem *port = sil24_port_base(ap);
559
560 if (attached)
561 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
562 else
563 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
564}
565
566static void sil24_clear_pmp(struct ata_port *ap)
567{
568 void __iomem *port = sil24_port_base(ap);
569 int i;
570
571 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
572
573 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
574 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
575
576 writel(0, pmp_base + PORT_PMP_STATUS);
577 writel(0, pmp_base + PORT_PMP_QACTIVE);
578 }
579}
580
581static int sil24_init_port(struct ata_port *ap)
582{
583 void __iomem *port = sil24_port_base(ap);
584 struct sil24_port_priv *pp = ap->private_data;
585 u32 tmp;
586
587
588 if (sata_pmp_attached(ap))
589 sil24_clear_pmp(ap);
590
591 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
592 ata_wait_register(ap, port + PORT_CTRL_STAT,
593 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
594 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
595 PORT_CS_RDY, 0, 10, 100);
596
597 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
598 pp->do_port_rst = 1;
599 ap->link.eh_context.i.action |= ATA_EH_RESET;
600 return -EIO;
601 }
602
603 return 0;
604}
605
606static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
607 const struct ata_taskfile *tf,
608 int is_cmd, u32 ctrl,
609 unsigned long timeout_msec)
610{
611 void __iomem *port = sil24_port_base(ap);
612 struct sil24_port_priv *pp = ap->private_data;
613 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
614 dma_addr_t paddr = pp->cmd_block_dma;
615 u32 irq_enabled, irq_mask, irq_stat;
616 int rc;
617
618 prb->ctrl = cpu_to_le16(ctrl);
619 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
620
621
622 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
623 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
624
625
626
627
628
629 wmb();
630 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
631 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
632
633 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
634 irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
635 10, timeout_msec);
636
637 writel(irq_mask, port + PORT_IRQ_STAT);
638 irq_stat >>= PORT_IRQ_RAW_SHIFT;
639
640 if (irq_stat & PORT_IRQ_COMPLETE)
641 rc = 0;
642 else {
643
644 sil24_init_port(ap);
645
646 if (irq_stat & PORT_IRQ_ERROR)
647 rc = -EIO;
648 else
649 rc = -EBUSY;
650 }
651
652
653 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
654
655 return rc;
656}
657
658static int sil24_softreset(struct ata_link *link, unsigned int *class,
659 unsigned long deadline)
660{
661 struct ata_port *ap = link->ap;
662 int pmp = sata_srst_pmp(link);
663 unsigned long timeout_msec = 0;
664 struct ata_taskfile tf;
665 const char *reason;
666 int rc;
667
668 DPRINTK("ENTER\n");
669
670
671 if (sil24_init_port(ap)) {
672 reason = "port not ready";
673 goto err;
674 }
675
676
677 if (time_after(deadline, jiffies))
678 timeout_msec = jiffies_to_msecs(deadline - jiffies);
679
680 ata_tf_init(link->device, &tf);
681 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
682 timeout_msec);
683 if (rc == -EBUSY) {
684 reason = "timeout";
685 goto err;
686 } else if (rc) {
687 reason = "SRST command error";
688 goto err;
689 }
690
691 sil24_read_tf(ap, 0, &tf);
692 *class = ata_dev_classify(&tf);
693
694 DPRINTK("EXIT, class=%u\n", *class);
695 return 0;
696
697 err:
698 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
699 return -EIO;
700}
701
702static int sil24_hardreset(struct ata_link *link, unsigned int *class,
703 unsigned long deadline)
704{
705 struct ata_port *ap = link->ap;
706 void __iomem *port = sil24_port_base(ap);
707 struct sil24_port_priv *pp = ap->private_data;
708 int did_port_rst = 0;
709 const char *reason;
710 int tout_msec, rc;
711 u32 tmp;
712
713 retry:
714
715
716
717 if (pp->do_port_rst) {
718 ata_port_printk(ap, KERN_WARNING, "controller in dubious "
719 "state, performing PORT_RST\n");
720
721 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
722 ata_msleep(ap, 10);
723 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
724 ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
725 10, 5000);
726
727
728 sil24_config_port(ap);
729 sil24_config_pmp(ap, ap->nr_pmp_links);
730
731 pp->do_port_rst = 0;
732 did_port_rst = 1;
733 }
734
735
736 sata_set_spd(link);
737
738 tout_msec = 100;
739 if (ata_link_online(link))
740 tout_msec = 5000;
741
742 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
743 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
744 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
745 tout_msec);
746
747
748
749
750 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
751 if (rc) {
752 reason = "PHY debouncing failed";
753 goto err;
754 }
755
756 if (tmp & PORT_CS_DEV_RST) {
757 if (ata_link_offline(link))
758 return 0;
759 reason = "link not ready";
760 goto err;
761 }
762
763
764
765
766
767
768
769 return -EAGAIN;
770
771 err:
772 if (!did_port_rst) {
773 pp->do_port_rst = 1;
774 goto retry;
775 }
776
777 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
778 return -EIO;
779}
780
781static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
782 struct sil24_sge *sge)
783{
784 struct scatterlist *sg;
785 struct sil24_sge *last_sge = NULL;
786 unsigned int si;
787
788 for_each_sg(qc->sg, sg, qc->n_elem, si) {
789 sge->addr = cpu_to_le64(sg_dma_address(sg));
790 sge->cnt = cpu_to_le32(sg_dma_len(sg));
791 sge->flags = 0;
792
793 last_sge = sge;
794 sge++;
795 }
796
797 last_sge->flags = cpu_to_le32(SGE_TRM);
798}
799
800static int sil24_qc_defer(struct ata_queued_cmd *qc)
801{
802 struct ata_link *link = qc->dev->link;
803 struct ata_port *ap = link->ap;
804 u8 prot = qc->tf.protocol;
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825 int is_excl = (ata_is_atapi(prot) ||
826 (qc->flags & ATA_QCFLAG_RESULT_TF));
827
828 if (unlikely(ap->excl_link)) {
829 if (link == ap->excl_link) {
830 if (ap->nr_active_links)
831 return ATA_DEFER_PORT;
832 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
833 } else
834 return ATA_DEFER_PORT;
835 } else if (unlikely(is_excl)) {
836 ap->excl_link = link;
837 if (ap->nr_active_links)
838 return ATA_DEFER_PORT;
839 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
840 }
841
842 return ata_std_qc_defer(qc);
843}
844
845static void sil24_qc_prep(struct ata_queued_cmd *qc)
846{
847 struct ata_port *ap = qc->ap;
848 struct sil24_port_priv *pp = ap->private_data;
849 union sil24_cmd_block *cb;
850 struct sil24_prb *prb;
851 struct sil24_sge *sge;
852 u16 ctrl = 0;
853
854 cb = &pp->cmd_block[sil24_tag(qc->tag)];
855
856 if (!ata_is_atapi(qc->tf.protocol)) {
857 prb = &cb->ata.prb;
858 sge = cb->ata.sge;
859 if (ata_is_data(qc->tf.protocol)) {
860 u16 prot = 0;
861 ctrl = PRB_CTRL_PROTOCOL;
862 if (ata_is_ncq(qc->tf.protocol))
863 prot |= PRB_PROT_NCQ;
864 if (qc->tf.flags & ATA_TFLAG_WRITE)
865 prot |= PRB_PROT_WRITE;
866 else
867 prot |= PRB_PROT_READ;
868 prb->prot = cpu_to_le16(prot);
869 }
870 } else {
871 prb = &cb->atapi.prb;
872 sge = cb->atapi.sge;
873 memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
874 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
875
876 if (ata_is_data(qc->tf.protocol)) {
877 if (qc->tf.flags & ATA_TFLAG_WRITE)
878 ctrl = PRB_CTRL_PACKET_WRITE;
879 else
880 ctrl = PRB_CTRL_PACKET_READ;
881 }
882 }
883
884 prb->ctrl = cpu_to_le16(ctrl);
885 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
886
887 if (qc->flags & ATA_QCFLAG_DMAMAP)
888 sil24_fill_sg(qc, sge);
889}
890
891static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
892{
893 struct ata_port *ap = qc->ap;
894 struct sil24_port_priv *pp = ap->private_data;
895 void __iomem *port = sil24_port_base(ap);
896 unsigned int tag = sil24_tag(qc->tag);
897 dma_addr_t paddr;
898 void __iomem *activate;
899
900 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
901 activate = port + PORT_CMD_ACTIVATE + tag * 8;
902
903
904
905
906
907 wmb();
908 writel((u32)paddr, activate);
909 writel((u64)paddr >> 32, activate + 4);
910
911 return 0;
912}
913
914static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
915{
916 sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
917 return true;
918}
919
920static void sil24_pmp_attach(struct ata_port *ap)
921{
922 u32 *gscr = ap->link.device->gscr;
923
924 sil24_config_pmp(ap, 1);
925 sil24_init_port(ap);
926
927 if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
928 sata_pmp_gscr_devid(gscr) == 0x4140) {
929 ata_port_printk(ap, KERN_INFO,
930 "disabling NCQ support due to sil24-mv4140 quirk\n");
931 ap->flags &= ~ATA_FLAG_NCQ;
932 }
933}
934
935static void sil24_pmp_detach(struct ata_port *ap)
936{
937 sil24_init_port(ap);
938 sil24_config_pmp(ap, 0);
939
940 ap->flags |= ATA_FLAG_NCQ;
941}
942
943static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
944 unsigned long deadline)
945{
946 int rc;
947
948 rc = sil24_init_port(link->ap);
949 if (rc) {
950 ata_link_printk(link, KERN_ERR,
951 "hardreset failed (port not ready)\n");
952 return rc;
953 }
954
955 return sata_std_hardreset(link, class, deadline);
956}
957
958static void sil24_freeze(struct ata_port *ap)
959{
960 void __iomem *port = sil24_port_base(ap);
961
962
963
964
965 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
966}
967
968static void sil24_thaw(struct ata_port *ap)
969{
970 void __iomem *port = sil24_port_base(ap);
971 u32 tmp;
972
973
974 tmp = readl(port + PORT_IRQ_STAT);
975 writel(tmp, port + PORT_IRQ_STAT);
976
977
978 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
979}
980
981static void sil24_error_intr(struct ata_port *ap)
982{
983 void __iomem *port = sil24_port_base(ap);
984 struct sil24_port_priv *pp = ap->private_data;
985 struct ata_queued_cmd *qc = NULL;
986 struct ata_link *link;
987 struct ata_eh_info *ehi;
988 int abort = 0, freeze = 0;
989 u32 irq_stat;
990
991
992 irq_stat = readl(port + PORT_IRQ_STAT);
993 writel(irq_stat, port + PORT_IRQ_STAT);
994
995
996 link = &ap->link;
997 ehi = &link->eh_info;
998 ata_ehi_clear_desc(ehi);
999
1000 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
1001
1002 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
1003 ata_ehi_push_desc(ehi, "SDB notify");
1004 sata_async_notification(ap);
1005 }
1006
1007 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1008 ata_ehi_hotplugged(ehi);
1009 ata_ehi_push_desc(ehi, "%s",
1010 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1011 "PHY RDY changed" : "device exchanged");
1012 freeze = 1;
1013 }
1014
1015 if (irq_stat & PORT_IRQ_UNK_FIS) {
1016 ehi->err_mask |= AC_ERR_HSM;
1017 ehi->action |= ATA_EH_RESET;
1018 ata_ehi_push_desc(ehi, "unknown FIS");
1019 freeze = 1;
1020 }
1021
1022
1023 if (irq_stat & PORT_IRQ_ERROR) {
1024 struct sil24_cerr_info *ci = NULL;
1025 unsigned int err_mask = 0, action = 0;
1026 u32 context, cerr;
1027 int pmp;
1028
1029 abort = 1;
1030
1031
1032
1033
1034
1035
1036 if (ap->nr_active_links >= 3) {
1037 ehi->err_mask |= AC_ERR_OTHER;
1038 ehi->action |= ATA_EH_RESET;
1039 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
1040 pp->do_port_rst = 1;
1041 freeze = 1;
1042 }
1043
1044
1045 if (sata_pmp_attached(ap)) {
1046 context = readl(port + PORT_CONTEXT);
1047 pmp = (context >> 5) & 0xf;
1048
1049 if (pmp < ap->nr_pmp_links) {
1050 link = &ap->pmp_link[pmp];
1051 ehi = &link->eh_info;
1052 qc = ata_qc_from_tag(ap, link->active_tag);
1053
1054 ata_ehi_clear_desc(ehi);
1055 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1056 irq_stat);
1057 } else {
1058 err_mask |= AC_ERR_HSM;
1059 action |= ATA_EH_RESET;
1060 freeze = 1;
1061 }
1062 } else
1063 qc = ata_qc_from_tag(ap, link->active_tag);
1064
1065
1066 cerr = readl(port + PORT_CMD_ERR);
1067 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1068 ci = &sil24_cerr_db[cerr];
1069
1070 if (ci && ci->desc) {
1071 err_mask |= ci->err_mask;
1072 action |= ci->action;
1073 if (action & ATA_EH_RESET)
1074 freeze = 1;
1075 ata_ehi_push_desc(ehi, "%s", ci->desc);
1076 } else {
1077 err_mask |= AC_ERR_OTHER;
1078 action |= ATA_EH_RESET;
1079 freeze = 1;
1080 ata_ehi_push_desc(ehi, "unknown command error %d",
1081 cerr);
1082 }
1083
1084
1085 if (qc)
1086 qc->err_mask |= err_mask;
1087 else
1088 ehi->err_mask |= err_mask;
1089
1090 ehi->action |= action;
1091
1092
1093 if (sata_pmp_attached(ap))
1094 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
1095 }
1096
1097
1098 if (freeze)
1099 ata_port_freeze(ap);
1100 else if (abort) {
1101 if (qc)
1102 ata_link_abort(qc->dev->link);
1103 else
1104 ata_port_abort(ap);
1105 }
1106}
1107
1108static inline void sil24_host_intr(struct ata_port *ap)
1109{
1110 void __iomem *port = sil24_port_base(ap);
1111 u32 slot_stat, qc_active;
1112 int rc;
1113
1114
1115
1116
1117
1118
1119
1120
1121 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1122 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1123
1124 slot_stat = readl(port + PORT_SLOT_STAT);
1125
1126 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1127 sil24_error_intr(ap);
1128 return;
1129 }
1130
1131 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
1132 rc = ata_qc_complete_multiple(ap, qc_active);
1133 if (rc > 0)
1134 return;
1135 if (rc < 0) {
1136 struct ata_eh_info *ehi = &ap->link.eh_info;
1137 ehi->err_mask |= AC_ERR_HSM;
1138 ehi->action |= ATA_EH_RESET;
1139 ata_port_freeze(ap);
1140 return;
1141 }
1142
1143
1144 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
1145 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1146 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
1147 slot_stat, ap->link.active_tag, ap->link.sactive);
1148}
1149
1150static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
1151{
1152 struct ata_host *host = dev_instance;
1153 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1154 unsigned handled = 0;
1155 u32 status;
1156 int i;
1157
1158 status = readl(host_base + HOST_IRQ_STAT);
1159
1160 if (status == 0xffffffff) {
1161 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1162 "PCI fault or device removal?\n");
1163 goto out;
1164 }
1165
1166 if (!(status & IRQ_STAT_4PORTS))
1167 goto out;
1168
1169 spin_lock(&host->lock);
1170
1171 for (i = 0; i < host->n_ports; i++)
1172 if (status & (1 << i)) {
1173 sil24_host_intr(host->ports[i]);
1174 handled++;
1175 }
1176
1177 spin_unlock(&host->lock);
1178 out:
1179 return IRQ_RETVAL(handled);
1180}
1181
1182static void sil24_error_handler(struct ata_port *ap)
1183{
1184 struct sil24_port_priv *pp = ap->private_data;
1185
1186 if (sil24_init_port(ap))
1187 ata_eh_freeze_port(ap);
1188
1189 sata_pmp_error_handler(ap);
1190
1191 pp->do_port_rst = 0;
1192}
1193
1194static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1195{
1196 struct ata_port *ap = qc->ap;
1197
1198
1199 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1200 ata_eh_freeze_port(ap);
1201}
1202
1203static int sil24_port_start(struct ata_port *ap)
1204{
1205 struct device *dev = ap->host->dev;
1206 struct sil24_port_priv *pp;
1207 union sil24_cmd_block *cb;
1208 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
1209 dma_addr_t cb_dma;
1210
1211 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1212 if (!pp)
1213 return -ENOMEM;
1214
1215 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
1216 if (!cb)
1217 return -ENOMEM;
1218 memset(cb, 0, cb_size);
1219
1220 pp->cmd_block = cb;
1221 pp->cmd_block_dma = cb_dma;
1222
1223 ap->private_data = pp;
1224
1225 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1226 ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1227
1228 return 0;
1229}
1230
1231static void sil24_init_controller(struct ata_host *host)
1232{
1233 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1234 u32 tmp;
1235 int i;
1236
1237
1238 writel(0, host_base + HOST_FLASH_CMD);
1239
1240
1241 writel(0, host_base + HOST_CTRL);
1242
1243
1244 for (i = 0; i < host->n_ports; i++) {
1245 struct ata_port *ap = host->ports[i];
1246 void __iomem *port = sil24_port_base(ap);
1247
1248
1249
1250 writel(0x20c, port + PORT_PHY_CFG);
1251
1252
1253 tmp = readl(port + PORT_CTRL_STAT);
1254 if (tmp & PORT_CS_PORT_RST) {
1255 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1256 tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
1257 PORT_CS_PORT_RST,
1258 PORT_CS_PORT_RST, 10, 100);
1259 if (tmp & PORT_CS_PORT_RST)
1260 dev_printk(KERN_ERR, host->dev,
1261 "failed to clear port RST\n");
1262 }
1263
1264
1265 sil24_config_port(ap);
1266 }
1267
1268
1269 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1270}
1271
1272static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1273{
1274 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
1275 static int printed_version;
1276 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1277 const struct ata_port_info *ppi[] = { &pi, NULL };
1278 void __iomem * const *iomap;
1279 struct ata_host *host;
1280 int rc;
1281 u32 tmp;
1282
1283
1284 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1285 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1286
1287 if (!printed_version++)
1288 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1289
1290
1291 rc = pcim_enable_device(pdev);
1292 if (rc)
1293 return rc;
1294
1295 rc = pcim_iomap_regions(pdev,
1296 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1297 DRV_NAME);
1298 if (rc)
1299 return rc;
1300 iomap = pcim_iomap_table(pdev);
1301
1302
1303 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1304 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1305 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1306 dev_printk(KERN_INFO, &pdev->dev,
1307 "Applying completion IRQ loss on PCI-X "
1308 "errata fix\n");
1309 else
1310 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1311 }
1312
1313
1314 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1315 SIL24_FLAG2NPORTS(ppi[0]->flags));
1316 if (!host)
1317 return -ENOMEM;
1318 host->iomap = iomap;
1319
1320
1321 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
1322 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1323 if (rc) {
1324 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1325 if (rc) {
1326 dev_printk(KERN_ERR, &pdev->dev,
1327 "64-bit DMA enable failed\n");
1328 return rc;
1329 }
1330 }
1331 } else {
1332 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1333 if (rc) {
1334 dev_printk(KERN_ERR, &pdev->dev,
1335 "32-bit DMA enable failed\n");
1336 return rc;
1337 }
1338 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1339 if (rc) {
1340 dev_printk(KERN_ERR, &pdev->dev,
1341 "32-bit consistent DMA enable failed\n");
1342 return rc;
1343 }
1344 }
1345
1346
1347
1348
1349 pcie_set_readrq(pdev, 4096);
1350
1351 sil24_init_controller(host);
1352
1353 if (sata_sil24_msi && !pci_enable_msi(pdev)) {
1354 dev_printk(KERN_INFO, &pdev->dev, "Using MSI\n");
1355 pci_intx(pdev, 0);
1356 }
1357
1358 pci_set_master(pdev);
1359 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1360 &sil24_sht);
1361}
1362
1363#ifdef CONFIG_PM
1364static int sil24_pci_device_resume(struct pci_dev *pdev)
1365{
1366 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1367 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1368 int rc;
1369
1370 rc = ata_pci_device_do_resume(pdev);
1371 if (rc)
1372 return rc;
1373
1374 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
1375 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
1376
1377 sil24_init_controller(host);
1378
1379 ata_host_resume(host);
1380
1381 return 0;
1382}
1383
1384static int sil24_port_resume(struct ata_port *ap)
1385{
1386 sil24_config_pmp(ap, ap->nr_pmp_links);
1387 return 0;
1388}
1389#endif
1390
1391static int __init sil24_init(void)
1392{
1393 return pci_register_driver(&sil24_pci_driver);
1394}
1395
1396static void __exit sil24_exit(void)
1397{
1398 pci_unregister_driver(&sil24_pci_driver);
1399}
1400
1401MODULE_AUTHOR("Tejun Heo");
1402MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1403MODULE_LICENSE("GPL");
1404MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1405
1406module_init(sil24_init);
1407module_exit(sil24_exit);
1408