1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37#include <linux/module.h>
38#include <linux/init.h>
39#include <linux/types.h>
40#include <linux/fcntl.h>
41#include <linux/string.h>
42
43#include <linux/kernel.h>
44#include <linux/errno.h>
45#include <linux/timer.h>
46#include <linux/ioport.h>
47#include <linux/delay.h>
48#include <linux/interrupt.h>
49#include <linux/fsl_devices.h>
50#include <linux/bitops.h>
51#include <linux/of_device.h>
52#include <linux/of_platform.h>
53
54#include <asm/io.h>
55#include <asm/system.h>
56#include <asm/time.h>
57#include <asm/mpc8xx.h>
58#include <asm/8xx_immap.h>
59#include <asm/irq.h>
60#include <asm/fs_pd.h>
61
62#include <pcmcia/ss.h>
63
64#define pcmcia_info(args...) printk(KERN_INFO "m8xx_pcmcia: "args)
65#define pcmcia_error(args...) printk(KERN_ERR "m8xx_pcmcia: "args)
66
67static const char *version = "Version 0.06, Aug 2005";
68MODULE_LICENSE("Dual MPL/GPL");
69
70#if !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B)
71
72
73#if defined(CONFIG_RPXCLASSIC) || defined(CONFIG_RPXLITE)
74#define CONFIG_PCMCIA_SLOT_B
75#define CONFIG_BD_IS_MHZ
76#endif
77
78
79#ifdef CONFIG_ADS
80#define CONFIG_PCMCIA_SLOT_A
81#define CONFIG_BD_IS_MHZ
82#endif
83
84
85#ifdef CONFIG_FADS
86#if defined(CONFIG_MPC860T) || defined(CONFIG_MPC860) || defined(CONFIG_MPC821)
87#define CONFIG_PCMCIA_SLOT_A
88#else
89#define CONFIG_PCMCIA_SLOT_B
90#endif
91#endif
92
93#if defined(CONFIG_MPC885ADS)
94#define CONFIG_PCMCIA_SLOT_A
95#define PCMCIA_GLITCHY_CD
96#endif
97
98
99#ifdef CONFIG_PRxK
100#define CONFIG_PCMCIA_SLOT_A
101#define CONFIG_PCMCIA_SLOT_B
102#endif
103
104#endif
105
106#if defined(CONFIG_PCMCIA_SLOT_A) && defined(CONFIG_PCMCIA_SLOT_B)
107
108#define PCMCIA_SOCKETS_NO 2
109
110#define PCMCIA_MEM_WIN_NO 2
111#define PCMCIA_IO_WIN_NO 2
112#define PCMCIA_SLOT_MSG "SLOT_A and SLOT_B"
113
114#elif defined(CONFIG_PCMCIA_SLOT_A) || defined(CONFIG_PCMCIA_SLOT_B)
115
116#define PCMCIA_SOCKETS_NO 1
117
118#define PCMCIA_MEM_WIN_NO 5
119#define PCMCIA_IO_WIN_NO 2
120
121
122
123#ifdef CONFIG_PCMCIA_SLOT_A
124#define _slot_ 0
125#define PCMCIA_SLOT_MSG "SLOT_A"
126#else
127#define _slot_ 1
128#define PCMCIA_SLOT_MSG "SLOT_B"
129#endif
130
131#else
132#error m8xx_pcmcia: Bad configuration!
133#endif
134
135
136
137#define PCMCIA_MEM_WIN_BASE 0xe0000000
138#define PCMCIA_MEM_WIN_SIZE 0x04000000
139#define PCMCIA_IO_WIN_BASE _IO_BASE
140
141
142static int pcmcia_schlvl;
143
144static DEFINE_SPINLOCK(events_lock);
145
146#define PCMCIA_SOCKET_KEY_5V 1
147#define PCMCIA_SOCKET_KEY_LV 2
148
149
150static u32 *m8xx_pgcrx[2];
151
152
153
154
155
156
157
158
159struct pcmcia_win {
160 u32 br;
161 u32 or;
162};
163
164
165
166
167
168
169
170
171
172
173
174
175#define M8XX_PCMCIA_VS1(slot) (0x80000000 >> (slot << 4))
176#define M8XX_PCMCIA_VS2(slot) (0x40000000 >> (slot << 4))
177#define M8XX_PCMCIA_VS_MASK(slot) (0xc0000000 >> (slot << 4))
178#define M8XX_PCMCIA_VS_SHIFT(slot) (30 - (slot << 4))
179
180#define M8XX_PCMCIA_WP(slot) (0x20000000 >> (slot << 4))
181#define M8XX_PCMCIA_CD2(slot) (0x10000000 >> (slot << 4))
182#define M8XX_PCMCIA_CD1(slot) (0x08000000 >> (slot << 4))
183#define M8XX_PCMCIA_BVD2(slot) (0x04000000 >> (slot << 4))
184#define M8XX_PCMCIA_BVD1(slot) (0x02000000 >> (slot << 4))
185#define M8XX_PCMCIA_RDY(slot) (0x01000000 >> (slot << 4))
186#define M8XX_PCMCIA_RDY_L(slot) (0x00800000 >> (slot << 4))
187#define M8XX_PCMCIA_RDY_H(slot) (0x00400000 >> (slot << 4))
188#define M8XX_PCMCIA_RDY_R(slot) (0x00200000 >> (slot << 4))
189#define M8XX_PCMCIA_RDY_F(slot) (0x00100000 >> (slot << 4))
190#define M8XX_PCMCIA_MASK(slot) (0xFFFF0000 >> (slot << 4))
191
192#define M8XX_PCMCIA_POR_VALID 0x00000001
193#define M8XX_PCMCIA_POR_WRPROT 0x00000002
194#define M8XX_PCMCIA_POR_ATTRMEM 0x00000010
195#define M8XX_PCMCIA_POR_IO 0x00000018
196#define M8XX_PCMCIA_POR_16BIT 0x00000040
197
198#define M8XX_PGCRX(slot) m8xx_pgcrx[slot]
199
200#define M8XX_PGCRX_CXOE 0x00000080
201#define M8XX_PGCRX_CXRESET 0x00000040
202
203
204
205#define PCMCIA_EVENTS_MAX 5
206
207struct event_table {
208 u32 regbit;
209 u32 eventbit;
210};
211
212static const char driver_name[] = "m8xx-pcmcia";
213
214struct socket_info {
215 void (*handler) (void *info, u32 events);
216 void *info;
217
218 u32 slot;
219 pcmconf8xx_t *pcmcia;
220 u32 bus_freq;
221 int hwirq;
222
223 socket_state_t state;
224 struct pccard_mem_map mem_win[PCMCIA_MEM_WIN_NO];
225 struct pccard_io_map io_win[PCMCIA_IO_WIN_NO];
226 struct event_table events[PCMCIA_EVENTS_MAX];
227 struct pcmcia_socket socket;
228};
229
230static struct socket_info socket[PCMCIA_SOCKETS_NO];
231
232
233
234
235
236
237#define M8XX_SIZES_NO 32
238
239static const u32 m8xx_size_to_gray[M8XX_SIZES_NO] = {
240 0x00000001, 0x00000002, 0x00000008, 0x00000004,
241 0x00000080, 0x00000040, 0x00000010, 0x00000020,
242 0x00008000, 0x00004000, 0x00001000, 0x00002000,
243 0x00000100, 0x00000200, 0x00000800, 0x00000400,
244
245 0x0fffffff, 0xffffffff, 0xffffffff, 0xffffffff,
246 0x01000000, 0x02000000, 0xffffffff, 0x04000000,
247 0x00010000, 0x00020000, 0x00080000, 0x00040000,
248 0x00800000, 0x00400000, 0x00100000, 0x00200000
249};
250
251
252
253static irqreturn_t m8xx_interrupt(int irq, void *dev);
254
255#define PCMCIA_BMT_LIMIT (15*4)
256
257
258
259
260
261
262
263#if defined(CONFIG_RPXCLASSIC) || defined(CONFIG_RPXLITE)
264
265
266
267
268
269
270#define PCMCIA_BOARD_MSG "RPX CLASSIC or RPX LITE"
271
272#undef PCMCIA_BMT_LIMIT
273#define PCMCIA_BMT_LIMIT (6*8)
274
275static int voltage_set(int slot, int vcc, int vpp)
276{
277 u32 reg = 0;
278
279 switch (vcc) {
280 case 0:
281 break;
282 case 33:
283 reg |= BCSR1_PCVCTL4;
284 break;
285 case 50:
286 reg |= BCSR1_PCVCTL5;
287 break;
288 default:
289 return 1;
290 }
291
292 switch (vpp) {
293 case 0:
294 break;
295 case 33:
296 case 50:
297 if (vcc == vpp)
298 reg |= BCSR1_PCVCTL6;
299 else
300 return 1;
301 break;
302 case 120:
303 reg |= BCSR1_PCVCTL7;
304 default:
305 return 1;
306 }
307
308 if (!((vcc == 50) || (vcc == 0)))
309 return 1;
310
311
312
313 out_be32(((u32 *) RPX_CSR_ADDR),
314 in_be32(((u32 *) RPX_CSR_ADDR)) & ~(BCSR1_PCVCTL4 |
315 BCSR1_PCVCTL5 |
316 BCSR1_PCVCTL6 |
317 BCSR1_PCVCTL7));
318
319
320
321 out_be32(((u32 *) RPX_CSR_ADDR), in_be32(((u32 *) RPX_CSR_ADDR)) | reg);
322
323 return 0;
324}
325
326#define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
327#define hardware_enable(_slot_)
328#define hardware_disable(_slot_)
329
330#endif
331
332
333
334#if defined(CONFIG_FADS)
335
336#define PCMCIA_BOARD_MSG "FADS"
337
338static int voltage_set(int slot, int vcc, int vpp)
339{
340 u32 reg = 0;
341
342 switch (vcc) {
343 case 0:
344 break;
345 case 33:
346 reg |= BCSR1_PCCVCC0;
347 break;
348 case 50:
349 reg |= BCSR1_PCCVCC1;
350 break;
351 default:
352 return 1;
353 }
354
355 switch (vpp) {
356 case 0:
357 break;
358 case 33:
359 case 50:
360 if (vcc == vpp)
361 reg |= BCSR1_PCCVPP1;
362 else
363 return 1;
364 break;
365 case 120:
366 if ((vcc == 33) || (vcc == 50))
367 reg |= BCSR1_PCCVPP0;
368 else
369 return 1;
370 default:
371 return 1;
372 }
373
374
375 out_be32((u32 *) BCSR1,
376 in_be32((u32 *) BCSR1) & ~(BCSR1_PCCVCC_MASK |
377 BCSR1_PCCVPP_MASK));
378
379
380 out_be32((u32 *) BCSR1, in_be32((u32 *) BCSR1) | reg);
381
382 return 0;
383}
384
385#define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
386
387static void hardware_enable(int slot)
388{
389 out_be32((u32 *) BCSR1, in_be32((u32 *) BCSR1) & ~BCSR1_PCCEN);
390}
391
392static void hardware_disable(int slot)
393{
394 out_be32((u32 *) BCSR1, in_be32((u32 *) BCSR1) | BCSR1_PCCEN);
395}
396
397#endif
398
399
400
401#if defined(CONFIG_MPC885ADS)
402
403#define PCMCIA_BOARD_MSG "MPC885ADS"
404#define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
405
406static inline void hardware_enable(int slot)
407{
408 m8xx_pcmcia_ops.hw_ctrl(slot, 1);
409}
410
411static inline void hardware_disable(int slot)
412{
413 m8xx_pcmcia_ops.hw_ctrl(slot, 0);
414}
415
416static inline int voltage_set(int slot, int vcc, int vpp)
417{
418 return m8xx_pcmcia_ops.voltage_set(slot, vcc, vpp);
419}
420
421#endif
422
423
424
425
426#if defined(CONFIG_MBX)
427
428#define PCMCIA_BOARD_MSG "MBX"
429
430static int voltage_set(int slot, int vcc, int vpp)
431{
432 u8 reg = 0;
433
434 switch (vcc) {
435 case 0:
436 break;
437 case 33:
438 reg |= CSR2_VCC_33;
439 break;
440 case 50:
441 reg |= CSR2_VCC_50;
442 break;
443 default:
444 return 1;
445 }
446
447 switch (vpp) {
448 case 0:
449 break;
450 case 33:
451 case 50:
452 if (vcc == vpp)
453 reg |= CSR2_VPP_VCC;
454 else
455 return 1;
456 break;
457 case 120:
458 if ((vcc == 33) || (vcc == 50))
459 reg |= CSR2_VPP_12;
460 else
461 return 1;
462 default:
463 return 1;
464 }
465
466
467 out_8((u8 *) MBX_CSR2_ADDR,
468 in_8((u8 *) MBX_CSR2_ADDR) & ~(CSR2_VCC_MASK | CSR2_VPP_MASK));
469
470
471 out_8((u8 *) MBX_CSR2_ADDR, in_8((u8 *) MBX_CSR2_ADDR) | reg);
472
473 return 0;
474}
475
476#define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
477#define hardware_enable(_slot_)
478#define hardware_disable(_slot_)
479
480#endif
481
482#if defined(CONFIG_PRxK)
483#include <asm/cpld.h>
484extern volatile fpga_pc_regs *fpga_pc;
485
486#define PCMCIA_BOARD_MSG "MPC855T"
487
488static int voltage_set(int slot, int vcc, int vpp)
489{
490 u8 reg = 0;
491 u8 regread;
492 cpld_regs *ccpld = get_cpld();
493
494 switch (vcc) {
495 case 0:
496 break;
497 case 33:
498 reg |= PCMCIA_VCC_33;
499 break;
500 case 50:
501 reg |= PCMCIA_VCC_50;
502 break;
503 default:
504 return 1;
505 }
506
507 switch (vpp) {
508 case 0:
509 break;
510 case 33:
511 case 50:
512 if (vcc == vpp)
513 reg |= PCMCIA_VPP_VCC;
514 else
515 return 1;
516 break;
517 case 120:
518 if ((vcc == 33) || (vcc == 50))
519 reg |= PCMCIA_VPP_12;
520 else
521 return 1;
522 default:
523 return 1;
524 }
525
526 reg = reg >> (slot << 2);
527 regread = in_8(&ccpld->fpga_pc_ctl);
528 if (reg !=
529 (regread & ((PCMCIA_VCC_MASK | PCMCIA_VPP_MASK) >> (slot << 2)))) {
530
531 regread =
532 regread & ~((PCMCIA_VCC_MASK | PCMCIA_VPP_MASK) >>
533 (slot << 2));
534 out_8(&ccpld->fpga_pc_ctl, reg | regread);
535 msleep(100);
536 }
537
538 return 0;
539}
540
541#define socket_get(_slot_) PCMCIA_SOCKET_KEY_LV
542#define hardware_enable(_slot_)
543#define hardware_disable(_slot_)
544
545#endif
546
547static u32 pending_events[PCMCIA_SOCKETS_NO];
548static DEFINE_SPINLOCK(pending_event_lock);
549
550static irqreturn_t m8xx_interrupt(int irq, void *dev)
551{
552 struct socket_info *s;
553 struct event_table *e;
554 unsigned int i, events, pscr, pipr, per;
555 pcmconf8xx_t *pcmcia = socket[0].pcmcia;
556
557 pr_debug("m8xx_pcmcia: Interrupt!\n");
558
559
560 pscr = in_be32(&pcmcia->pcmc_pscr);
561 pipr = in_be32(&pcmcia->pcmc_pipr);
562 per = in_be32(&pcmcia->pcmc_per);
563
564 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
565 s = &socket[i];
566 e = &s->events[0];
567 events = 0;
568
569 while (e->regbit) {
570 if (pscr & e->regbit)
571 events |= e->eventbit;
572
573 e++;
574 }
575
576
577
578
579
580
581 if (events & SS_DETECT)
582 if (((pipr & M8XX_PCMCIA_CD2(i)) >> 1) ^
583 (pipr & M8XX_PCMCIA_CD1(i))) {
584 events &= ~SS_DETECT;
585 }
586#ifdef PCMCIA_GLITCHY_CD
587
588
589
590
591
592
593 if ((events & SS_DETECT) &&
594 ((pipr &
595 (M8XX_PCMCIA_CD2(i) | M8XX_PCMCIA_CD1(i))) == 0) &&
596 (s->state.Vcc | s->state.Vpp)) {
597 events &= ~SS_DETECT;
598
599
600
601 }
602#endif
603
604
605
606 pr_debug("m8xx_pcmcia: slot %u: events = 0x%02x, pscr = 0x%08x, "
607 "pipr = 0x%08x\n", i, events, pscr, pipr);
608
609 if (events) {
610 spin_lock(&pending_event_lock);
611 pending_events[i] |= events;
612 spin_unlock(&pending_event_lock);
613
614
615
616
617
618
619
620 per &= ~M8XX_PCMCIA_RDY_L(0);
621 per &= ~M8XX_PCMCIA_RDY_L(1);
622
623 out_be32(&pcmcia->pcmc_per, per);
624
625 if (events)
626 pcmcia_parse_events(&socket[i].socket, events);
627 }
628 }
629
630
631 out_be32(&pcmcia->pcmc_pscr, pscr);
632
633 pr_debug("m8xx_pcmcia: Interrupt done.\n");
634
635 return IRQ_HANDLED;
636}
637
638static u32 m8xx_get_graycode(u32 size)
639{
640 u32 k;
641
642 for (k = 0; k < M8XX_SIZES_NO; k++)
643 if (m8xx_size_to_gray[k] == size)
644 break;
645
646 if ((k == M8XX_SIZES_NO) || (m8xx_size_to_gray[k] == -1))
647 k = -1;
648
649 return k;
650}
651
652static u32 m8xx_get_speed(u32 ns, u32 is_io, u32 bus_freq)
653{
654 u32 reg, clocks, psst, psl, psht;
655
656 if (!ns) {
657
658
659
660
661
662
663
664 if (is_io)
665 ns = 255;
666 else
667 ns = 100;
668 }
669
670
671
672
673
674
675
676
677
678#define ADJ 180
679
680 clocks = ((bus_freq / 1000) * ns) / 1000;
681 clocks = (clocks * ADJ) / (100 * 1000);
682 if (clocks >= PCMCIA_BMT_LIMIT) {
683 printk("Max access time limit reached\n");
684 clocks = PCMCIA_BMT_LIMIT - 1;
685 }
686
687 psst = clocks / 7;
688 psht = clocks / 7;
689 psl = (clocks * 5) / 7;
690
691 psst += clocks - (psst + psht + psl);
692
693 reg = psst << 12;
694 reg |= psl << 7;
695 reg |= psht << 16;
696
697 return reg;
698}
699
700static int m8xx_get_status(struct pcmcia_socket *sock, unsigned int *value)
701{
702 int lsock = container_of(sock, struct socket_info, socket)->slot;
703 struct socket_info *s = &socket[lsock];
704 unsigned int pipr, reg;
705 pcmconf8xx_t *pcmcia = s->pcmcia;
706
707 pipr = in_be32(&pcmcia->pcmc_pipr);
708
709 *value = ((pipr & (M8XX_PCMCIA_CD1(lsock)
710 | M8XX_PCMCIA_CD2(lsock))) == 0) ? SS_DETECT : 0;
711 *value |= (pipr & M8XX_PCMCIA_WP(lsock)) ? SS_WRPROT : 0;
712
713 if (s->state.flags & SS_IOCARD)
714 *value |= (pipr & M8XX_PCMCIA_BVD1(lsock)) ? SS_STSCHG : 0;
715 else {
716 *value |= (pipr & M8XX_PCMCIA_RDY(lsock)) ? SS_READY : 0;
717 *value |= (pipr & M8XX_PCMCIA_BVD1(lsock)) ? SS_BATDEAD : 0;
718 *value |= (pipr & M8XX_PCMCIA_BVD2(lsock)) ? SS_BATWARN : 0;
719 }
720
721 if (s->state.Vcc | s->state.Vpp)
722 *value |= SS_POWERON;
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793 reg = (pipr & M8XX_PCMCIA_VS_MASK(lsock))
794 >> M8XX_PCMCIA_VS_SHIFT(lsock);
795
796 if (socket_get(lsock) == PCMCIA_SOCKET_KEY_LV) {
797 switch (reg) {
798 case 1:
799 *value |= SS_3VCARD;
800 break;
801 case 2:
802 *value |= SS_XVCARD;
803 break;
804 };
805 }
806
807 pr_debug("m8xx_pcmcia: GetStatus(%d) = %#2.2x\n", lsock, *value);
808 return 0;
809}
810
811static int m8xx_set_socket(struct pcmcia_socket *sock, socket_state_t * state)
812{
813 int lsock = container_of(sock, struct socket_info, socket)->slot;
814 struct socket_info *s = &socket[lsock];
815 struct event_table *e;
816 unsigned int reg;
817 unsigned long flags;
818 pcmconf8xx_t *pcmcia = socket[0].pcmcia;
819
820 pr_debug("m8xx_pcmcia: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
821 "io_irq %d, csc_mask %#2.2x)\n", lsock, state->flags,
822 state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
823
824
825 if (voltage_set(lsock, state->Vcc, state->Vpp))
826 return -EINVAL;
827
828
829 if (state->flags & SS_RESET)
830 out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) | M8XX_PGCRX_CXRESET);
831 else
832 out_be32(M8XX_PGCRX(lsock),
833 in_be32(M8XX_PGCRX(lsock)) & ~M8XX_PGCRX_CXRESET);
834
835
836
837
838
839
840
841
842
843
844
845 if (state->Vcc || state->Vpp)
846 out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) & ~M8XX_PGCRX_CXOE);
847 else
848 out_be32(M8XX_PGCRX(lsock),
849 in_be32(M8XX_PGCRX(lsock)) | M8XX_PGCRX_CXOE);
850
851
852
853
854
855
856 spin_lock_irqsave(&events_lock, flags);
857
858
859
860
861
862
863 e = &s->events[0];
864 reg = 0;
865
866 if (state->csc_mask & SS_DETECT) {
867 e->eventbit = SS_DETECT;
868 reg |= e->regbit = (M8XX_PCMCIA_CD2(lsock)
869 | M8XX_PCMCIA_CD1(lsock));
870 e++;
871 }
872 if (state->flags & SS_IOCARD) {
873
874
875
876 if (state->csc_mask & SS_STSCHG) {
877 e->eventbit = SS_STSCHG;
878 reg |= e->regbit = M8XX_PCMCIA_BVD1(lsock);
879 e++;
880 }
881
882
883
884 if (state->io_irq) {
885 out_be32(M8XX_PGCRX(lsock),
886 in_be32(M8XX_PGCRX(lsock)) |
887 mk_int_int_mask(s->hwirq) << 24);
888
889
890
891
892
893
894
895
896
897 reg |= M8XX_PCMCIA_RDY_L(lsock);
898 } else
899 out_be32(M8XX_PGCRX(lsock),
900 in_be32(M8XX_PGCRX(lsock)) & 0x00ffffff);
901 } else {
902
903
904
905 if (state->csc_mask & SS_BATDEAD) {
906 e->eventbit = SS_BATDEAD;
907 reg |= e->regbit = M8XX_PCMCIA_BVD1(lsock);
908 e++;
909 }
910 if (state->csc_mask & SS_BATWARN) {
911 e->eventbit = SS_BATWARN;
912 reg |= e->regbit = M8XX_PCMCIA_BVD2(lsock);
913 e++;
914 }
915
916 if (state->csc_mask & SS_READY) {
917 e->eventbit = SS_READY;
918 reg |= e->regbit = 0;
919 e++;
920 }
921 }
922
923 e->regbit = 0;
924
925
926
927
928
929
930
931 out_be32(&pcmcia->pcmc_pscr, reg);
932
933
934
935
936
937
938
939
940 reg |=
941 in_be32(&pcmcia->
942 pcmc_per) & (M8XX_PCMCIA_MASK(0) | M8XX_PCMCIA_MASK(1));
943 out_be32(&pcmcia->pcmc_per, reg);
944
945 spin_unlock_irqrestore(&events_lock, flags);
946
947
948
949 s->state = *state;
950
951 return 0;
952}
953
954static int m8xx_set_io_map(struct pcmcia_socket *sock, struct pccard_io_map *io)
955{
956 int lsock = container_of(sock, struct socket_info, socket)->slot;
957
958 struct socket_info *s = &socket[lsock];
959 struct pcmcia_win *w;
960 unsigned int reg, winnr;
961 pcmconf8xx_t *pcmcia = s->pcmcia;
962
963#define M8XX_SIZE (io->stop - io->start + 1)
964#define M8XX_BASE (PCMCIA_IO_WIN_BASE + io->start)
965
966 pr_debug("m8xx_pcmcia: SetIOMap(%d, %d, %#2.2x, %d ns, "
967 "%#4.4llx-%#4.4llx)\n", lsock, io->map, io->flags,
968 io->speed, (unsigned long long)io->start,
969 (unsigned long long)io->stop);
970
971 if ((io->map >= PCMCIA_IO_WIN_NO) || (io->start > 0xffff)
972 || (io->stop > 0xffff) || (io->stop < io->start))
973 return -EINVAL;
974
975 if ((reg = m8xx_get_graycode(M8XX_SIZE)) == -1)
976 return -EINVAL;
977
978 if (io->flags & MAP_ACTIVE) {
979
980 pr_debug("m8xx_pcmcia: io->flags & MAP_ACTIVE\n");
981
982 winnr = (PCMCIA_MEM_WIN_NO * PCMCIA_SOCKETS_NO)
983 + (lsock * PCMCIA_IO_WIN_NO) + io->map;
984
985
986
987 w = (void *)&pcmcia->pcmc_pbr0;
988 w += winnr;
989
990 out_be32(&w->or, 0);
991 out_be32(&w->br, M8XX_BASE);
992
993 reg <<= 27;
994 reg |= M8XX_PCMCIA_POR_IO | (lsock << 2);
995
996 reg |= m8xx_get_speed(io->speed, 1, s->bus_freq);
997
998 if (io->flags & MAP_WRPROT)
999 reg |= M8XX_PCMCIA_POR_WRPROT;
1000
1001
1002 if (io->flags & MAP_16BIT)
1003 reg |= M8XX_PCMCIA_POR_16BIT;
1004
1005 if (io->flags & MAP_ACTIVE)
1006 reg |= M8XX_PCMCIA_POR_VALID;
1007
1008 out_be32(&w->or, reg);
1009
1010 pr_debug("m8xx_pcmcia: Socket %u: Mapped io window %u at "
1011 "%#8.8x, OR = %#8.8x.\n", lsock, io->map, w->br, w->or);
1012 } else {
1013
1014 winnr = (PCMCIA_MEM_WIN_NO * PCMCIA_SOCKETS_NO)
1015 + (lsock * PCMCIA_IO_WIN_NO) + io->map;
1016
1017
1018
1019 w = (void *)&pcmcia->pcmc_pbr0;
1020 w += winnr;
1021
1022 out_be32(&w->or, 0);
1023 out_be32(&w->br, 0);
1024
1025 pr_debug("m8xx_pcmcia: Socket %u: Unmapped io window %u at "
1026 "%#8.8x, OR = %#8.8x.\n", lsock, io->map, w->br, w->or);
1027 }
1028
1029
1030 s->io_win[io->map] = *io;
1031 s->io_win[io->map].flags &= (MAP_WRPROT | MAP_16BIT | MAP_ACTIVE);
1032 pr_debug("m8xx_pcmcia: SetIOMap exit\n");
1033
1034 return 0;
1035}
1036
1037static int m8xx_set_mem_map(struct pcmcia_socket *sock,
1038 struct pccard_mem_map *mem)
1039{
1040 int lsock = container_of(sock, struct socket_info, socket)->slot;
1041 struct socket_info *s = &socket[lsock];
1042 struct pcmcia_win *w;
1043 struct pccard_mem_map *old;
1044 unsigned int reg, winnr;
1045 pcmconf8xx_t *pcmcia = s->pcmcia;
1046
1047 pr_debug("m8xx_pcmcia: SetMemMap(%d, %d, %#2.2x, %d ns, "
1048 "%#5.5llx, %#5.5x)\n", lsock, mem->map, mem->flags,
1049 mem->speed, (unsigned long long)mem->static_start,
1050 mem->card_start);
1051
1052 if ((mem->map >= PCMCIA_MEM_WIN_NO)
1053
1054 || (mem->card_start >= 0x04000000)
1055 || (mem->static_start & 0xfff)
1056 ||(mem->card_start & 0xfff))
1057 return -EINVAL;
1058
1059 if ((reg = m8xx_get_graycode(PCMCIA_MEM_WIN_SIZE)) == -1) {
1060 printk("Cannot set size to 0x%08x.\n", PCMCIA_MEM_WIN_SIZE);
1061 return -EINVAL;
1062 }
1063 reg <<= 27;
1064
1065 winnr = (lsock * PCMCIA_MEM_WIN_NO) + mem->map;
1066
1067
1068
1069 w = (void *)&pcmcia->pcmc_pbr0;
1070 w += winnr;
1071
1072 reg |= lsock << 2;
1073
1074 reg |= m8xx_get_speed(mem->speed, 0, s->bus_freq);
1075
1076 if (mem->flags & MAP_ATTRIB)
1077 reg |= M8XX_PCMCIA_POR_ATTRMEM;
1078
1079 if (mem->flags & MAP_WRPROT)
1080 reg |= M8XX_PCMCIA_POR_WRPROT;
1081
1082 if (mem->flags & MAP_16BIT)
1083 reg |= M8XX_PCMCIA_POR_16BIT;
1084
1085 if (mem->flags & MAP_ACTIVE)
1086 reg |= M8XX_PCMCIA_POR_VALID;
1087
1088 out_be32(&w->or, reg);
1089
1090 pr_debug("m8xx_pcmcia: Socket %u: Mapped memory window %u at %#8.8x, "
1091 "OR = %#8.8x.\n", lsock, mem->map, w->br, w->or);
1092
1093 if (mem->flags & MAP_ACTIVE) {
1094
1095 mem->static_start = PCMCIA_MEM_WIN_BASE +
1096 (PCMCIA_MEM_WIN_SIZE * winnr)
1097 + mem->card_start;
1098 }
1099
1100 pr_debug("m8xx_pcmcia: SetMemMap(%d, %d, %#2.2x, %d ns, "
1101 "%#5.5llx, %#5.5x)\n", lsock, mem->map, mem->flags,
1102 mem->speed, (unsigned long long)mem->static_start,
1103 mem->card_start);
1104
1105
1106
1107 old = &s->mem_win[mem->map];
1108
1109 *old = *mem;
1110 old->flags &= (MAP_ATTRIB | MAP_WRPROT | MAP_16BIT | MAP_ACTIVE);
1111
1112 return 0;
1113}
1114
1115static int m8xx_sock_init(struct pcmcia_socket *sock)
1116{
1117 int i;
1118 pccard_io_map io = { 0, 0, 0, 0, 1 };
1119 pccard_mem_map mem = { 0, 0, 0, 0, 0, 0 };
1120
1121 pr_debug("m8xx_pcmcia: sock_init(%d)\n", s);
1122
1123 m8xx_set_socket(sock, &dead_socket);
1124 for (i = 0; i < PCMCIA_IO_WIN_NO; i++) {
1125 io.map = i;
1126 m8xx_set_io_map(sock, &io);
1127 }
1128 for (i = 0; i < PCMCIA_MEM_WIN_NO; i++) {
1129 mem.map = i;
1130 m8xx_set_mem_map(sock, &mem);
1131 }
1132
1133 return 0;
1134
1135}
1136
1137static int m8xx_sock_suspend(struct pcmcia_socket *sock)
1138{
1139 return m8xx_set_socket(sock, &dead_socket);
1140}
1141
1142static struct pccard_operations m8xx_services = {
1143 .init = m8xx_sock_init,
1144 .suspend = m8xx_sock_suspend,
1145 .get_status = m8xx_get_status,
1146 .set_socket = m8xx_set_socket,
1147 .set_io_map = m8xx_set_io_map,
1148 .set_mem_map = m8xx_set_mem_map,
1149};
1150
1151static int __init m8xx_probe(struct platform_device *ofdev,
1152 const struct of_device_id *match)
1153{
1154 struct pcmcia_win *w;
1155 unsigned int i, m, hwirq;
1156 pcmconf8xx_t *pcmcia;
1157 int status;
1158 struct device_node *np = ofdev->dev.of_node;
1159
1160 pcmcia_info("%s\n", version);
1161
1162 pcmcia = of_iomap(np, 0);
1163 if (pcmcia == NULL)
1164 return -EINVAL;
1165
1166 pcmcia_schlvl = irq_of_parse_and_map(np, 0);
1167 hwirq = irq_map[pcmcia_schlvl].hwirq;
1168 if (pcmcia_schlvl < 0) {
1169 iounmap(pcmcia);
1170 return -EINVAL;
1171 }
1172
1173 m8xx_pgcrx[0] = &pcmcia->pcmc_pgcra;
1174 m8xx_pgcrx[1] = &pcmcia->pcmc_pgcrb;
1175
1176 pcmcia_info(PCMCIA_BOARD_MSG " using " PCMCIA_SLOT_MSG
1177 " with IRQ %u (%d). \n", pcmcia_schlvl, hwirq);
1178
1179
1180
1181 if (request_irq(pcmcia_schlvl, m8xx_interrupt, IRQF_SHARED,
1182 driver_name, socket)) {
1183 pcmcia_error("Cannot allocate IRQ %u for SCHLVL!\n",
1184 pcmcia_schlvl);
1185 iounmap(pcmcia);
1186 return -1;
1187 }
1188
1189 w = (void *)&pcmcia->pcmc_pbr0;
1190
1191 out_be32(&pcmcia->pcmc_pscr, M8XX_PCMCIA_MASK(0) | M8XX_PCMCIA_MASK(1));
1192 clrbits32(&pcmcia->pcmc_per, M8XX_PCMCIA_MASK(0) | M8XX_PCMCIA_MASK(1));
1193
1194
1195
1196 out_be32(M8XX_PGCRX(0),
1197 M8XX_PGCRX_CXOE | (mk_int_int_mask(hwirq) << 16));
1198 out_be32(M8XX_PGCRX(1),
1199 M8XX_PGCRX_CXOE | (mk_int_int_mask(hwirq) << 16));
1200
1201
1202
1203 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
1204 for (m = 0; m < PCMCIA_MEM_WIN_NO; m++) {
1205 out_be32(&w->br, PCMCIA_MEM_WIN_BASE +
1206 (PCMCIA_MEM_WIN_SIZE
1207 * (m + i * PCMCIA_MEM_WIN_NO)));
1208
1209 out_be32(&w->or, 0);
1210
1211 w++;
1212 }
1213 }
1214
1215
1216 voltage_set(0, 0, 0);
1217 voltage_set(1, 0, 0);
1218
1219
1220 hardware_enable(0);
1221 hardware_enable(1);
1222
1223 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
1224 socket[i].slot = i;
1225 socket[i].socket.owner = THIS_MODULE;
1226 socket[i].socket.features =
1227 SS_CAP_PCCARD | SS_CAP_MEM_ALIGN | SS_CAP_STATIC_MAP;
1228 socket[i].socket.irq_mask = 0x000;
1229 socket[i].socket.map_size = 0x1000;
1230 socket[i].socket.io_offset = 0;
1231 socket[i].socket.pci_irq = pcmcia_schlvl;
1232 socket[i].socket.ops = &m8xx_services;
1233 socket[i].socket.resource_ops = &pccard_iodyn_ops;
1234 socket[i].socket.cb_dev = NULL;
1235 socket[i].socket.dev.parent = &ofdev->dev;
1236 socket[i].pcmcia = pcmcia;
1237 socket[i].bus_freq = ppc_proc_freq;
1238 socket[i].hwirq = hwirq;
1239
1240 }
1241
1242 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
1243 status = pcmcia_register_socket(&socket[i].socket);
1244 if (status < 0)
1245 pcmcia_error("Socket register failed\n");
1246 }
1247
1248 return 0;
1249}
1250
1251static int m8xx_remove(struct platform_device *ofdev)
1252{
1253 u32 m, i;
1254 struct pcmcia_win *w;
1255 pcmconf8xx_t *pcmcia = socket[0].pcmcia;
1256
1257 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
1258 w = (void *)&pcmcia->pcmc_pbr0;
1259
1260 out_be32(&pcmcia->pcmc_pscr, M8XX_PCMCIA_MASK(i));
1261 out_be32(&pcmcia->pcmc_per,
1262 in_be32(&pcmcia->pcmc_per) & ~M8XX_PCMCIA_MASK(i));
1263
1264
1265 out_be32(M8XX_PGCRX(i), M8XX_PGCRX_CXOE);
1266
1267
1268 for (m = 0; m < PCMCIA_MEM_WIN_NO; m++) {
1269 out_be32(&w->or, 0);
1270 w++;
1271 }
1272
1273
1274 voltage_set(i, 0, 0);
1275
1276
1277 hardware_disable(i);
1278 }
1279 for (i = 0; i < PCMCIA_SOCKETS_NO; i++)
1280 pcmcia_unregister_socket(&socket[i].socket);
1281 iounmap(pcmcia);
1282
1283 free_irq(pcmcia_schlvl, NULL);
1284
1285 return 0;
1286}
1287
1288static const struct of_device_id m8xx_pcmcia_match[] = {
1289 {
1290 .type = "pcmcia",
1291 .compatible = "fsl,pq-pcmcia",
1292 },
1293 {},
1294};
1295
1296MODULE_DEVICE_TABLE(of, m8xx_pcmcia_match);
1297
1298static struct of_platform_driver m8xx_pcmcia_driver = {
1299 .driver = {
1300 .name = driver_name,
1301 .owner = THIS_MODULE,
1302 .of_match_table = m8xx_pcmcia_match,
1303 },
1304 .probe = m8xx_probe,
1305 .remove = m8xx_remove,
1306};
1307
1308static int __init m8xx_init(void)
1309{
1310 return of_register_platform_driver(&m8xx_pcmcia_driver);
1311}
1312
1313static void __exit m8xx_exit(void)
1314{
1315 of_unregister_platform_driver(&m8xx_pcmcia_driver);
1316}
1317
1318module_init(m8xx_init);
1319module_exit(m8xx_exit);
1320