1#ifndef _ASM_POWERPC_PCI_BRIDGE_H
2#define _ASM_POWERPC_PCI_BRIDGE_H
3#ifdef __KERNEL__
4
5
6
7
8
9
10#include <linux/pci.h>
11#include <linux/list.h>
12#include <linux/ioport.h>
13
14struct device_node;
15
16enum {
17
18
19
20 PPC_PCI_REASSIGN_ALL_RSRC = 0x00000001,
21
22
23 PPC_PCI_REASSIGN_ALL_BUS = 0x00000002,
24
25
26 PPC_PCI_PROBE_ONLY = 0x00000004,
27
28
29
30
31 PPC_PCI_CAN_SKIP_ISA_ALIGN = 0x00000008,
32
33
34 PPC_PCI_ENABLE_PROC_DOMAINS = 0x00000010,
35
36 PPC_PCI_COMPAT_DOMAIN_0 = 0x00000020,
37};
38#ifdef CONFIG_PCI
39extern unsigned int ppc_pci_flags;
40
41static inline void ppc_pci_set_flags(int flags)
42{
43 ppc_pci_flags = flags;
44}
45
46static inline void ppc_pci_add_flags(int flags)
47{
48 ppc_pci_flags |= flags;
49}
50
51static inline int ppc_pci_has_flag(int flag)
52{
53 return (ppc_pci_flags & flag);
54}
55#else
56static inline void ppc_pci_set_flags(int flags) { }
57static inline void ppc_pci_add_flags(int flags) { }
58static inline int ppc_pci_has_flag(int flag)
59{
60 return 0;
61}
62#endif
63
64
65
66
67
68struct pci_controller {
69 struct pci_bus *bus;
70 char is_dynamic;
71#ifdef CONFIG_PPC64
72 int node;
73#endif
74 struct device_node *dn;
75 struct list_head list_node;
76 struct device *parent;
77
78 int first_busno;
79 int last_busno;
80 int self_busno;
81
82 void __iomem *io_base_virt;
83#ifdef CONFIG_PPC64
84 void *io_base_alloc;
85#endif
86 resource_size_t io_base_phys;
87 resource_size_t pci_io_size;
88
89
90
91
92 resource_size_t pci_mem_offset;
93
94
95
96
97
98 resource_size_t isa_mem_phys;
99 resource_size_t isa_mem_size;
100
101 struct pci_ops *ops;
102 unsigned int __iomem *cfg_addr;
103 void __iomem *cfg_data;
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121#define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
122#define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
123#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
124#define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
125#define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
126#define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
127 u32 indirect_type;
128
129
130
131 struct resource io_resource;
132 struct resource mem_resources[3];
133 int global_number;
134
135 resource_size_t dma_window_base_cur;
136 resource_size_t dma_window_size;
137
138#ifdef CONFIG_PPC64
139 unsigned long buid;
140
141 void *private_data;
142#endif
143};
144
145
146
147extern int early_read_config_byte(struct pci_controller *hose, int bus,
148 int dev_fn, int where, u8 *val);
149extern int early_read_config_word(struct pci_controller *hose, int bus,
150 int dev_fn, int where, u16 *val);
151extern int early_read_config_dword(struct pci_controller *hose, int bus,
152 int dev_fn, int where, u32 *val);
153extern int early_write_config_byte(struct pci_controller *hose, int bus,
154 int dev_fn, int where, u8 val);
155extern int early_write_config_word(struct pci_controller *hose, int bus,
156 int dev_fn, int where, u16 val);
157extern int early_write_config_dword(struct pci_controller *hose, int bus,
158 int dev_fn, int where, u32 val);
159
160extern int early_find_capability(struct pci_controller *hose, int bus,
161 int dev_fn, int cap);
162
163extern void setup_indirect_pci(struct pci_controller* hose,
164 resource_size_t cfg_addr,
165 resource_size_t cfg_data, u32 flags);
166
167static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
168{
169 return bus->sysdata;
170}
171
172#ifndef CONFIG_PPC64
173
174static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
175{
176 struct pci_controller *host;
177
178 if (bus->self)
179 return pci_device_to_OF_node(bus->self);
180 host = pci_bus_to_host(bus);
181 return host ? host->dn : NULL;
182}
183
184static inline int isa_vaddr_is_ioport(void __iomem *address)
185{
186
187
188
189 return 0;
190}
191
192#else
193
194
195
196
197
198struct iommu_table;
199
200struct pci_dn {
201 int busno;
202 int devfn;
203
204 struct pci_controller *phb;
205 struct iommu_table *iommu_table;
206 struct device_node *node;
207
208 int pci_ext_config_space;
209
210#ifdef CONFIG_EEH
211 struct pci_dev *pcidev;
212 int class_code;
213 int eeh_mode;
214 int eeh_config_addr;
215 int eeh_pe_config_addr;
216 int eeh_check_count;
217 int eeh_freeze_count;
218 int eeh_false_positives;
219 u32 config_space[16];
220#endif
221};
222
223
224#define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
225
226extern struct device_node *fetch_dev_dn(struct pci_dev *dev);
227extern void * update_dn_pci_info(struct device_node *dn, void *data);
228
229
230
231
232static inline struct device_node *pci_device_to_OF_node(struct pci_dev *dev)
233{
234 return dev->dev.of_node ? dev->dev.of_node : fetch_dev_dn(dev);
235}
236
237static inline int pci_device_from_OF_node(struct device_node *np,
238 u8 *bus, u8 *devfn)
239{
240 if (!PCI_DN(np))
241 return -ENODEV;
242 *bus = PCI_DN(np)->busno;
243 *devfn = PCI_DN(np)->devfn;
244 return 0;
245}
246
247static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
248{
249 if (bus->self)
250 return pci_device_to_OF_node(bus->self);
251 else
252 return bus->dev.of_node;
253}
254
255
256extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
257
258
259extern void pcibios_remove_pci_devices(struct pci_bus *bus);
260
261
262extern void pcibios_add_pci_devices(struct pci_bus *bus);
263
264
265extern void isa_bridge_find_early(struct pci_controller *hose);
266
267static inline int isa_vaddr_is_ioport(void __iomem *address)
268{
269
270 unsigned long ea = (unsigned long)address;
271 return ea >= ISA_IO_BASE && ea < ISA_IO_END;
272}
273
274extern int pcibios_unmap_io_space(struct pci_bus *bus);
275extern int pcibios_map_io_space(struct pci_bus *bus);
276
277#ifdef CONFIG_NUMA
278#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
279#else
280#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
281#endif
282
283#endif
284
285
286extern struct pci_controller *pci_find_hose_for_OF_device(
287 struct device_node* node);
288
289
290extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
291 struct device_node *dev, int primary);
292
293
294extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
295extern void pcibios_free_controller(struct pci_controller *phb);
296extern void pcibios_setup_phb_resources(struct pci_controller *hose);
297
298#ifdef CONFIG_PCI
299extern int pcibios_vaddr_is_ioport(void __iomem *address);
300#else
301static inline int pcibios_vaddr_is_ioport(void __iomem *address)
302{
303 return 0;
304}
305#endif
306
307#endif
308#endif
309