1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
19#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/pci.h>
22#include <linux/init.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <scsi/scsi_host.h>
26#include <linux/libata.h>
27
28#define DRV_NAME "pata_hpt366"
29#define DRV_VERSION "0.6.11"
30
31struct hpt_clock {
32 u8 xfer_mode;
33 u32 timing;
34};
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57static const struct hpt_clock hpt366_40[] = {
58 { XFER_UDMA_4, 0x900fd943 },
59 { XFER_UDMA_3, 0x900ad943 },
60 { XFER_UDMA_2, 0x900bd943 },
61 { XFER_UDMA_1, 0x9008d943 },
62 { XFER_UDMA_0, 0x9008d943 },
63
64 { XFER_MW_DMA_2, 0xa008d943 },
65 { XFER_MW_DMA_1, 0xa010d955 },
66 { XFER_MW_DMA_0, 0xa010d9fc },
67
68 { XFER_PIO_4, 0xc008d963 },
69 { XFER_PIO_3, 0xc010d974 },
70 { XFER_PIO_2, 0xc010d997 },
71 { XFER_PIO_1, 0xc010d9c7 },
72 { XFER_PIO_0, 0xc018d9d9 },
73 { 0, 0x0120d9d9 }
74};
75
76static const struct hpt_clock hpt366_33[] = {
77 { XFER_UDMA_4, 0x90c9a731 },
78 { XFER_UDMA_3, 0x90cfa731 },
79 { XFER_UDMA_2, 0x90caa731 },
80 { XFER_UDMA_1, 0x90cba731 },
81 { XFER_UDMA_0, 0x90c8a731 },
82
83 { XFER_MW_DMA_2, 0xa0c8a731 },
84 { XFER_MW_DMA_1, 0xa0c8a732 },
85 { XFER_MW_DMA_0, 0xa0c8a797 },
86
87 { XFER_PIO_4, 0xc0c8a731 },
88 { XFER_PIO_3, 0xc0c8a742 },
89 { XFER_PIO_2, 0xc0d0a753 },
90 { XFER_PIO_1, 0xc0d0a7a3 },
91 { XFER_PIO_0, 0xc0d0a7aa },
92 { 0, 0x0120a7a7 }
93};
94
95static const struct hpt_clock hpt366_25[] = {
96 { XFER_UDMA_4, 0x90c98521 },
97 { XFER_UDMA_3, 0x90cf8521 },
98 { XFER_UDMA_2, 0x90cf8521 },
99 { XFER_UDMA_1, 0x90cb8521 },
100 { XFER_UDMA_0, 0x90cb8521 },
101
102 { XFER_MW_DMA_2, 0xa0ca8521 },
103 { XFER_MW_DMA_1, 0xa0ca8532 },
104 { XFER_MW_DMA_0, 0xa0ca8575 },
105
106 { XFER_PIO_4, 0xc0ca8521 },
107 { XFER_PIO_3, 0xc0ca8532 },
108 { XFER_PIO_2, 0xc0ca8542 },
109 { XFER_PIO_1, 0xc0d08572 },
110 { XFER_PIO_0, 0xc0d08585 },
111 { 0, 0x01208585 }
112};
113
114
115
116
117
118
119
120
121
122
123static u32 hpt36x_find_mode(struct ata_port *ap, int speed)
124{
125 struct hpt_clock *clocks = ap->host->private_data;
126
127 while (clocks->xfer_mode) {
128 if (clocks->xfer_mode == speed)
129 return clocks->timing;
130 clocks++;
131 }
132 BUG();
133 return 0xffffffffU;
134}
135
136static const char * const bad_ata33[] = {
137 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3",
138 "Maxtor 90845U3", "Maxtor 90650U2",
139 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5",
140 "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
141 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6",
142 "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
143 "Maxtor 90510D4",
144 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
145 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7",
146 "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
147 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5",
148 "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
149 NULL
150};
151
152static const char * const bad_ata66_4[] = {
153 "IBM-DTLA-307075",
154 "IBM-DTLA-307060",
155 "IBM-DTLA-307045",
156 "IBM-DTLA-307030",
157 "IBM-DTLA-307020",
158 "IBM-DTLA-307015",
159 "IBM-DTLA-305040",
160 "IBM-DTLA-305030",
161 "IBM-DTLA-305020",
162 "IC35L010AVER07-0",
163 "IC35L020AVER07-0",
164 "IC35L030AVER07-0",
165 "IC35L040AVER07-0",
166 "IC35L060AVER07-0",
167 "WDC AC310200R",
168 NULL
169};
170
171static const char * const bad_ata66_3[] = {
172 "WDC AC310200R",
173 NULL
174};
175
176static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr,
177 const char * const list[])
178{
179 unsigned char model_num[ATA_ID_PROD_LEN + 1];
180 int i = 0;
181
182 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
183
184 while (list[i] != NULL) {
185 if (!strcmp(list[i], model_num)) {
186 pr_warn("%s is not supported for %s\n",
187 modestr, list[i]);
188 return 1;
189 }
190 i++;
191 }
192 return 0;
193}
194
195
196
197
198
199
200
201
202static unsigned long hpt366_filter(struct ata_device *adev, unsigned long mask)
203{
204 if (adev->class == ATA_DEV_ATA) {
205 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
206 mask &= ~ATA_MASK_UDMA;
207 if (hpt_dma_blacklisted(adev, "UDMA3", bad_ata66_3))
208 mask &= ~(0xF8 << ATA_SHIFT_UDMA);
209 if (hpt_dma_blacklisted(adev, "UDMA4", bad_ata66_4))
210 mask &= ~(0xF0 << ATA_SHIFT_UDMA);
211 } else if (adev->class == ATA_DEV_ATAPI)
212 mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
213
214 return mask;
215}
216
217static int hpt36x_cable_detect(struct ata_port *ap)
218{
219 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
220 u8 ata66;
221
222
223
224
225
226 pci_read_config_byte(pdev, 0x5A, &ata66);
227 if (ata66 & 2)
228 return ATA_CBL_PATA40;
229 return ATA_CBL_PATA80;
230}
231
232static void hpt366_set_mode(struct ata_port *ap, struct ata_device *adev,
233 u8 mode)
234{
235 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
236 u32 addr = 0x40 + 4 * adev->devno;
237 u32 mask, reg, t;
238
239
240 if (mode < XFER_MW_DMA_0)
241 mask = 0xc1f8ffff;
242 else if (mode < XFER_UDMA_0)
243 mask = 0x303800ff;
244 else
245 mask = 0x30070000;
246
247 t = hpt36x_find_mode(ap, mode);
248
249
250
251
252
253
254 pci_read_config_dword(pdev, addr, ®);
255 reg = ((reg & ~mask) | (t & mask)) & ~0xc0000000;
256 pci_write_config_dword(pdev, addr, reg);
257}
258
259
260
261
262
263
264
265
266
267static void hpt366_set_piomode(struct ata_port *ap, struct ata_device *adev)
268{
269 hpt366_set_mode(ap, adev, adev->pio_mode);
270}
271
272
273
274
275
276
277
278
279
280
281static void hpt366_set_dmamode(struct ata_port *ap, struct ata_device *adev)
282{
283 hpt366_set_mode(ap, adev, adev->dma_mode);
284}
285
286static struct scsi_host_template hpt36x_sht = {
287 ATA_BMDMA_SHT(DRV_NAME),
288};
289
290
291
292
293
294static struct ata_port_operations hpt366_port_ops = {
295 .inherits = &ata_bmdma_port_ops,
296 .cable_detect = hpt36x_cable_detect,
297 .mode_filter = hpt366_filter,
298 .set_piomode = hpt366_set_piomode,
299 .set_dmamode = hpt366_set_dmamode,
300};
301
302
303
304
305
306
307
308
309
310static void hpt36x_init_chipset(struct pci_dev *dev)
311{
312 u8 drive_fast;
313
314 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
315 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
316 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
317 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
318
319 pci_read_config_byte(dev, 0x51, &drive_fast);
320 if (drive_fast & 0x80)
321 pci_write_config_byte(dev, 0x51, drive_fast & ~0x80);
322}
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345static int hpt36x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
346{
347 static const struct ata_port_info info_hpt366 = {
348 .flags = ATA_FLAG_SLAVE_POSS,
349 .pio_mask = ATA_PIO4,
350 .mwdma_mask = ATA_MWDMA2,
351 .udma_mask = ATA_UDMA4,
352 .port_ops = &hpt366_port_ops
353 };
354 const struct ata_port_info *ppi[] = { &info_hpt366, NULL };
355
356 void *hpriv = NULL;
357 u32 reg1;
358 int rc;
359
360 rc = pcim_enable_device(dev);
361 if (rc)
362 return rc;
363
364
365
366 if (dev->revision > 2)
367 return -ENODEV;
368
369 hpt36x_init_chipset(dev);
370
371 pci_read_config_dword(dev, 0x40, ®1);
372
373
374
375 switch ((reg1 & 0x700) >> 8) {
376 case 9:
377 hpriv = &hpt366_40;
378 break;
379 case 5:
380 hpriv = &hpt366_25;
381 break;
382 default:
383 hpriv = &hpt366_33;
384 break;
385 }
386
387 return ata_pci_bmdma_init_one(dev, ppi, &hpt36x_sht, hpriv, 0);
388}
389
390#ifdef CONFIG_PM
391static int hpt36x_reinit_one(struct pci_dev *dev)
392{
393 struct ata_host *host = pci_get_drvdata(dev);
394 int rc;
395
396 rc = ata_pci_device_do_resume(dev);
397 if (rc)
398 return rc;
399 hpt36x_init_chipset(dev);
400 ata_host_resume(host);
401 return 0;
402}
403#endif
404
405static const struct pci_device_id hpt36x[] = {
406 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
407 { },
408};
409
410static struct pci_driver hpt36x_pci_driver = {
411 .name = DRV_NAME,
412 .id_table = hpt36x,
413 .probe = hpt36x_init_one,
414 .remove = ata_pci_remove_one,
415#ifdef CONFIG_PM
416 .suspend = ata_pci_device_suspend,
417 .resume = hpt36x_reinit_one,
418#endif
419};
420
421module_pci_driver(hpt36x_pci_driver);
422
423MODULE_AUTHOR("Alan Cox");
424MODULE_DESCRIPTION("low-level driver for the Highpoint HPT366/368");
425MODULE_LICENSE("GPL");
426MODULE_DEVICE_TABLE(pci, hpt36x);
427MODULE_VERSION(DRV_VERSION);
428