1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34#include <linux/types.h>
35#include <linux/pci.h>
36#include <linux/kernel.h>
37#include <linux/init.h>
38#include <linux/mm.h>
39#include <linux/console.h>
40#include <linux/tty.h>
41
42#include <asm/sibyte/bcm1480_regs.h>
43#include <asm/sibyte/bcm1480_scd.h>
44#include <asm/sibyte/board.h>
45#include <asm/io.h>
46
47
48
49
50
51#define CFGOFFSET(bus, devfn, where) (((bus)<<16)+((devfn)<<8)+(where))
52#define CFGADDR(bus, devfn, where) CFGOFFSET((bus)->number, (devfn), where)
53
54static void *ht_cfg_space;
55
56#define PCI_BUS_ENABLED 1
57#define PCI_DEVICE_MODE 2
58
59static int bcm1480ht_bus_status;
60
61#define PCI_BRIDGE_DEVICE 0
62#define HT_BRIDGE_DEVICE 1
63
64
65
66
67
68unsigned long ht_eoi_space;
69
70
71
72
73static inline u32 READCFG32(u32 addr)
74{
75 return *(u32 *)(ht_cfg_space + (addr&~3));
76}
77
78static inline void WRITECFG32(u32 addr, u32 data)
79{
80 *(u32 *)(ht_cfg_space + (addr & ~3)) = data;
81}
82
83
84
85
86
87
88static int bcm1480ht_can_access(struct pci_bus *bus, int devfn)
89{
90 u32 devno;
91
92 if (!(bcm1480ht_bus_status & (PCI_BUS_ENABLED | PCI_DEVICE_MODE)))
93 return 0;
94
95 if (bus->number == 0) {
96 devno = PCI_SLOT(devfn);
97 if (bcm1480ht_bus_status & PCI_DEVICE_MODE)
98 return 0;
99 }
100 return 1;
101}
102
103
104
105
106
107
108
109static int bcm1480ht_pcibios_read(struct pci_bus *bus, unsigned int devfn,
110 int where, int size, u32 * val)
111{
112 u32 data = 0;
113
114 if ((size == 2) && (where & 1))
115 return PCIBIOS_BAD_REGISTER_NUMBER;
116 else if ((size == 4) && (where & 3))
117 return PCIBIOS_BAD_REGISTER_NUMBER;
118
119 if (bcm1480ht_can_access(bus, devfn))
120 data = READCFG32(CFGADDR(bus, devfn, where));
121 else
122 data = 0xFFFFFFFF;
123
124 if (size == 1)
125 *val = (data >> ((where & 3) << 3)) & 0xff;
126 else if (size == 2)
127 *val = (data >> ((where & 3) << 3)) & 0xffff;
128 else
129 *val = data;
130
131 return PCIBIOS_SUCCESSFUL;
132}
133
134static int bcm1480ht_pcibios_write(struct pci_bus *bus, unsigned int devfn,
135 int where, int size, u32 val)
136{
137 u32 cfgaddr = CFGADDR(bus, devfn, where);
138 u32 data = 0;
139
140 if ((size == 2) && (where & 1))
141 return PCIBIOS_BAD_REGISTER_NUMBER;
142 else if ((size == 4) && (where & 3))
143 return PCIBIOS_BAD_REGISTER_NUMBER;
144
145 if (!bcm1480ht_can_access(bus, devfn))
146 return PCIBIOS_BAD_REGISTER_NUMBER;
147
148 data = READCFG32(cfgaddr);
149
150 if (size == 1)
151 data = (data & ~(0xff << ((where & 3) << 3))) |
152 (val << ((where & 3) << 3));
153 else if (size == 2)
154 data = (data & ~(0xffff << ((where & 3) << 3))) |
155 (val << ((where & 3) << 3));
156 else
157 data = val;
158
159 WRITECFG32(cfgaddr, data);
160
161 return PCIBIOS_SUCCESSFUL;
162}
163
164static int bcm1480ht_pcibios_get_busno(void)
165{
166 return 0;
167}
168
169struct pci_ops bcm1480ht_pci_ops = {
170 .read = bcm1480ht_pcibios_read,
171 .write = bcm1480ht_pcibios_write,
172};
173
174static struct resource bcm1480ht_mem_resource = {
175 .name = "BCM1480 HT MEM",
176 .start = A_BCM1480_PHYS_HT_MEM_MATCH_BYTES,
177 .end = A_BCM1480_PHYS_HT_MEM_MATCH_BYTES + 0x1fffffffUL,
178 .flags = IORESOURCE_MEM,
179};
180
181static struct resource bcm1480ht_io_resource = {
182 .name = "BCM1480 HT I/O",
183 .start = A_BCM1480_PHYS_HT_IO_MATCH_BYTES,
184 .end = A_BCM1480_PHYS_HT_IO_MATCH_BYTES + 0x01ffffffUL,
185 .flags = IORESOURCE_IO,
186};
187
188struct pci_controller bcm1480ht_controller = {
189 .pci_ops = &bcm1480ht_pci_ops,
190 .mem_resource = &bcm1480ht_mem_resource,
191 .io_resource = &bcm1480ht_io_resource,
192 .index = 1,
193 .get_busno = bcm1480ht_pcibios_get_busno,
194 .io_offset = A_BCM1480_PHYS_HT_IO_MATCH_BYTES,
195};
196
197static int __init bcm1480ht_pcibios_init(void)
198{
199 ht_cfg_space = ioremap(A_BCM1480_PHYS_HT_CFG_MATCH_BITS, 16*1024*1024);
200
201
202 bcm1480ht_bus_status |= PCI_BUS_ENABLED;
203
204 ht_eoi_space = (unsigned long)
205 ioremap(A_BCM1480_PHYS_HT_SPECIAL_MATCH_BYTES,
206 4 * 1024 * 1024);
207 bcm1480ht_controller.io_map_base = (unsigned long)
208 ioremap(A_BCM1480_PHYS_HT_IO_MATCH_BYTES, 65536);
209 bcm1480ht_controller.io_map_base -= bcm1480ht_controller.io_offset;
210
211 register_pci_controller(&bcm1480ht_controller);
212
213 return 0;
214}
215
216arch_initcall(bcm1480ht_pcibios_init);
217