1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30#ifndef __RTL92C_DM_H__
31#define __RTL92C_DM_H__
32
33#define HAL_DM_DIG_DISABLE BIT(0)
34#define HAL_DM_HIPWR_DISABLE BIT(1)
35
36#define OFDM_TABLE_LENGTH 37
37#define CCK_TABLE_LENGTH 33
38
39#define OFDM_TABLE_SIZE 37
40#define CCK_TABLE_SIZE 33
41
42#define BW_AUTO_SWITCH_HIGH_LOW 25
43#define BW_AUTO_SWITCH_LOW_HIGH 30
44
45#define DM_DIG_THRESH_HIGH 40
46#define DM_DIG_THRESH_LOW 35
47
48#define DM_FALSEALARM_THRESH_LOW 400
49#define DM_FALSEALARM_THRESH_HIGH 1000
50
51#define DM_DIG_MAX 0x3e
52#define DM_DIG_MIN 0x1e
53
54#define DM_DIG_FA_UPPER 0x32
55#define DM_DIG_FA_LOWER 0x20
56#define DM_DIG_FA_TH0 0x20
57#define DM_DIG_FA_TH1 0x100
58#define DM_DIG_FA_TH2 0x200
59
60#define DM_DIG_BACKOFF_MAX 12
61#define DM_DIG_BACKOFF_MIN -4
62#define DM_DIG_BACKOFF_DEFAULT 10
63
64#define RXPATHSELECTION_SS_TH_lOW 30
65#define RXPATHSELECTION_DIFF_TH 18
66
67#define DM_RATR_STA_INIT 0
68#define DM_RATR_STA_HIGH 1
69#define DM_RATR_STA_MIDDLE 2
70#define DM_RATR_STA_LOW 3
71
72#define CTS2SELF_THVAL 30
73#define REGC38_TH 20
74
75#define WAIOTTHVal 25
76
77#define TXHIGHPWRLEVEL_NORMAL 0
78#define TXHIGHPWRLEVEL_LEVEL1 1
79#define TXHIGHPWRLEVEL_LEVEL2 2
80#define TXHIGHPWRLEVEL_BT1 3
81#define TXHIGHPWRLEVEL_BT2 4
82
83#define DM_TYPE_BYFW 0
84#define DM_TYPE_BYDRIVER 1
85
86#define TX_POWER_NEAR_FIELD_THRESH_LVL2 74
87#define TX_POWER_NEAR_FIELD_THRESH_LVL1 67
88
89struct swat_t {
90 u8 failure_cnt;
91 u8 try_flag;
92 u8 stop_trying;
93 long pre_rssi;
94 long trying_threshold;
95 u8 cur_antenna;
96 u8 pre_antenna;
97};
98
99enum tag_dynamic_init_gain_operation_type_definition {
100 DIG_TYPE_THRESH_HIGH = 0,
101 DIG_TYPE_THRESH_LOW = 1,
102 DIG_TYPE_BACKOFF = 2,
103 DIG_TYPE_RX_GAIN_MIN = 3,
104 DIG_TYPE_RX_GAIN_MAX = 4,
105 DIG_TYPE_ENABLE = 5,
106 DIG_TYPE_DISABLE = 6,
107 DIG_OP_TYPE_MAX
108};
109
110enum tag_cck_packet_detection_threshold_type_definition {
111 CCK_PD_STAGE_LowRssi = 0,
112 CCK_PD_STAGE_HighRssi = 1,
113 CCK_FA_STAGE_Low = 2,
114 CCK_FA_STAGE_High = 3,
115 CCK_PD_STAGE_MAX = 4,
116};
117
118enum dm_1r_cca_e {
119 CCA_1R = 0,
120 CCA_2R = 1,
121 CCA_MAX = 2,
122};
123
124enum dm_rf_e {
125 RF_SAVE = 0,
126 RF_NORMAL = 1,
127 RF_MAX = 2,
128};
129
130enum dm_sw_ant_switch_e {
131 ANS_ANTENNA_B = 1,
132 ANS_ANTENNA_A = 2,
133 ANS_ANTENNA_MAX = 3,
134};
135
136enum dm_dig_ext_port_alg_e {
137 DIG_EXT_PORT_STAGE_0 = 0,
138 DIG_EXT_PORT_STAGE_1 = 1,
139 DIG_EXT_PORT_STAGE_2 = 2,
140 DIG_EXT_PORT_STAGE_3 = 3,
141 DIG_EXT_PORT_STAGE_MAX = 4,
142};
143
144enum dm_dig_connect_e {
145 DIG_STA_DISCONNECT = 0,
146 DIG_STA_CONNECT = 1,
147 DIG_STA_BEFORE_CONNECT = 2,
148 DIG_MULTISTA_DISCONNECT = 3,
149 DIG_MULTISTA_CONNECT = 4,
150 DIG_CONNECT_MAX
151};
152
153void rtl92c_dm_init(struct ieee80211_hw *hw);
154void rtl92c_dm_watchdog(struct ieee80211_hw *hw);
155void rtl92c_dm_write_dig(struct ieee80211_hw *hw);
156void rtl92c_dm_init_edca_turbo(struct ieee80211_hw *hw);
157void rtl92c_dm_check_txpower_tracking(struct ieee80211_hw *hw);
158void rtl92c_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw);
159void rtl92c_dm_rf_saving(struct ieee80211_hw *hw, u8 bforce_in_normal);
160void rtl92c_dm_bt_coexist(struct ieee80211_hw *hw);
161void rtl92ce_dm_dynamic_txpower(struct ieee80211_hw *hw);
162
163#endif
164