1
2
3
4
5
6
7#ifndef __QDIO_H__
8#define __QDIO_H__
9
10#include <linux/interrupt.h>
11#include <asm/cio.h>
12#include <asm/ccwdev.h>
13
14
15#define QDIO_MAX_QUEUES_PER_IRQ 4
16#define QDIO_MAX_BUFFERS_PER_Q 128
17#define QDIO_MAX_BUFFERS_MASK (QDIO_MAX_BUFFERS_PER_Q - 1)
18#define QDIO_MAX_ELEMENTS_PER_BUFFER 16
19#define QDIO_SBAL_SIZE 256
20
21#define QDIO_QETH_QFMT 0
22#define QDIO_ZFCP_QFMT 1
23#define QDIO_IQDIO_QFMT 2
24
25
26
27
28
29
30
31
32
33
34
35struct qdesfmt0 {
36 u64 sliba;
37 u64 sla;
38 u64 slsba;
39 u32 : 32;
40 u32 akey : 4;
41 u32 bkey : 4;
42 u32 ckey : 4;
43 u32 dkey : 4;
44 u32 : 16;
45} __attribute__ ((packed));
46
47#define QDR_AC_MULTI_BUFFER_ENABLE 0x01
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62struct qdr {
63 u32 qfmt : 8;
64 u32 pfmt : 8;
65 u32 : 8;
66 u32 ac : 8;
67 u32 : 8;
68 u32 iqdcnt : 8;
69 u32 : 8;
70 u32 oqdcnt : 8;
71 u32 : 8;
72 u32 iqdsz : 8;
73 u32 : 8;
74 u32 oqdsz : 8;
75
76 u32 res[9];
77
78 u64 qiba;
79 u32 : 32;
80 u32 qkey : 4;
81 u32 : 28;
82 struct qdesfmt0 qdf0[126];
83} __attribute__ ((packed, aligned(4096)));
84
85#define QIB_AC_OUTBOUND_PCI_SUPPORTED 0x40
86#define QIB_RFLAGS_ENABLE_QEBSM 0x80
87#define QIB_RFLAGS_ENABLE_DATA_DIV 0x02
88
89
90
91
92
93
94
95
96
97
98
99
100struct qib {
101 u32 qfmt : 8;
102 u32 pfmt : 8;
103 u32 rflags : 8;
104 u32 ac : 8;
105 u32 : 32;
106 u64 isliba;
107 u64 osliba;
108 u32 : 32;
109 u32 : 32;
110 u8 ebcnam[8];
111
112 u8 res[88];
113
114 u8 parm[QDIO_MAX_BUFFERS_PER_Q];
115} __attribute__ ((packed, aligned(256)));
116
117
118
119
120
121struct slibe {
122 u64 parms;
123};
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142struct qaob {
143 u64 res0[6];
144 u8 res1;
145 u8 res2;
146 u8 res3;
147 u8 aorc;
148 u8 flags;
149 u16 cbtbs;
150 u8 sb_count;
151 u64 sba[QDIO_MAX_ELEMENTS_PER_BUFFER];
152 u16 dcount[QDIO_MAX_ELEMENTS_PER_BUFFER];
153 u64 user0;
154 u64 res4[2];
155 u64 user1;
156 u64 user2;
157} __attribute__ ((packed, aligned(256)));
158
159
160
161
162
163
164
165
166struct slib {
167 u64 nsliba;
168 u64 sla;
169 u64 slsba;
170
171 u8 res[1000];
172
173 struct slibe slibe[QDIO_MAX_BUFFERS_PER_Q];
174} __attribute__ ((packed, aligned(2048)));
175
176#define SBAL_EFLAGS_LAST_ENTRY 0x40
177#define SBAL_EFLAGS_CONTIGUOUS 0x20
178#define SBAL_EFLAGS_FIRST_FRAG 0x04
179#define SBAL_EFLAGS_MIDDLE_FRAG 0x08
180#define SBAL_EFLAGS_LAST_FRAG 0x0c
181#define SBAL_EFLAGS_MASK 0x6f
182
183#define SBAL_SFLAGS0_PCI_REQ 0x40
184#define SBAL_SFLAGS0_DATA_CONTINUATION 0x20
185
186
187#define SBAL_SFLAGS0_TYPE_STATUS 0x00
188#define SBAL_SFLAGS0_TYPE_WRITE 0x08
189#define SBAL_SFLAGS0_TYPE_READ 0x10
190#define SBAL_SFLAGS0_TYPE_WRITE_READ 0x18
191#define SBAL_SFLAGS0_MORE_SBALS 0x04
192#define SBAL_SFLAGS0_COMMAND 0x02
193#define SBAL_SFLAGS0_LAST_SBAL 0x00
194#define SBAL_SFLAGS0_ONLY_SBAL SBAL_SFLAGS0_COMMAND
195#define SBAL_SFLAGS0_MIDDLE_SBAL SBAL_SFLAGS0_MORE_SBALS
196#define SBAL_SFLAGS0_FIRST_SBAL (SBAL_SFLAGS0_MORE_SBALS | SBAL_SFLAGS0_COMMAND)
197
198
199
200
201
202
203
204
205
206struct qdio_buffer_element {
207 u8 eflags;
208
209 u8 res1;
210
211 u8 scount;
212 u8 sflags;
213 u32 length;
214#ifdef CONFIG_32BIT
215
216 void *res2;
217
218#endif
219 void *addr;
220} __attribute__ ((packed, aligned(16)));
221
222
223
224
225
226struct qdio_buffer {
227 struct qdio_buffer_element element[QDIO_MAX_ELEMENTS_PER_BUFFER];
228} __attribute__ ((packed, aligned(256)));
229
230
231
232
233
234struct sl_element {
235#ifdef CONFIG_32BIT
236
237 unsigned long reserved;
238
239#endif
240 unsigned long sbal;
241} __attribute__ ((packed));
242
243
244
245
246
247struct sl {
248 struct sl_element element[QDIO_MAX_BUFFERS_PER_Q];
249} __attribute__ ((packed, aligned(1024)));
250
251
252
253
254
255struct slsb {
256 u8 val[QDIO_MAX_BUFFERS_PER_Q];
257} __attribute__ ((packed, aligned(256)));
258
259
260
261
262
263
264
265
266
267
268struct qdio_outbuf_state {
269 u8 flags;
270 struct qaob *aob;
271 void *user;
272};
273
274#define QDIO_OUTBUF_STATE_FLAG_NONE 0x00
275#define QDIO_OUTBUF_STATE_FLAG_PENDING 0x01
276
277#define CHSC_AC1_INITIATE_INPUTQ 0x80
278
279
280
281#define AC1_SIGA_INPUT_NEEDED 0x40
282#define AC1_SIGA_OUTPUT_NEEDED 0x20
283#define AC1_SIGA_SYNC_NEEDED 0x10
284#define AC1_AUTOMATIC_SYNC_ON_THININT 0x08
285#define AC1_AUTOMATIC_SYNC_ON_OUT_PCI 0x04
286#define AC1_SC_QEBSM_AVAILABLE 0x02
287#define AC1_SC_QEBSM_ENABLED 0x01
288
289#define CHSC_AC2_MULTI_BUFFER_AVAILABLE 0x0080
290#define CHSC_AC2_MULTI_BUFFER_ENABLED 0x0040
291#define CHSC_AC2_DATA_DIV_AVAILABLE 0x0010
292#define CHSC_AC2_DATA_DIV_ENABLED 0x0002
293
294#define CHSC_AC3_FORMAT2_CQ_AVAILABLE 0x8000
295
296struct qdio_ssqd_desc {
297 u8 flags;
298 u8:8;
299 u16 sch;
300 u8 qfmt;
301 u8 parm;
302 u8 qdioac1;
303 u8 sch_class;
304 u8 pcnt;
305 u8 icnt;
306 u8:8;
307 u8 ocnt;
308 u8:8;
309 u8 mbccnt;
310 u16 qdioac2;
311 u64 sch_token;
312 u8 mro;
313 u8 mri;
314 u16 qdioac3;
315 u16:16;
316 u8:8;
317 u8 mmwc;
318} __attribute__ ((packed));
319
320
321
322typedef void qdio_handler_t(struct ccw_device *, unsigned int, int,
323 int, int, unsigned long);
324
325
326#define QDIO_ERROR_ACTIVATE 0x0001
327#define QDIO_ERROR_GET_BUF_STATE 0x0002
328#define QDIO_ERROR_SET_BUF_STATE 0x0004
329#define QDIO_ERROR_SLSB_STATE 0x0100
330
331#define QDIO_ERROR_FATAL 0x00ff
332#define QDIO_ERROR_TEMPORARY 0xff00
333
334
335#define QDIO_FLAG_CLEANUP_USING_CLEAR 0x01
336#define QDIO_FLAG_CLEANUP_USING_HALT 0x02
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358struct qdio_initialize {
359 struct ccw_device *cdev;
360 unsigned char q_format;
361 unsigned char qdr_ac;
362 unsigned char adapter_name[8];
363 unsigned int qib_param_field_format;
364 unsigned char *qib_param_field;
365 unsigned char qib_rflags;
366 unsigned long *input_slib_elements;
367 unsigned long *output_slib_elements;
368 unsigned int no_input_qs;
369 unsigned int no_output_qs;
370 qdio_handler_t *input_handler;
371 qdio_handler_t *output_handler;
372 void (**queue_start_poll_array) (struct ccw_device *, int,
373 unsigned long);
374 int scan_threshold;
375 unsigned long int_parm;
376 void **input_sbal_addr_array;
377 void **output_sbal_addr_array;
378 struct qdio_outbuf_state *output_sbal_state_array;
379};
380
381
382
383
384
385
386
387enum qdio_brinfo_entry_type {l3_ipv6_addr, l3_ipv4_addr, l2_addr_lnid};
388
389
390
391
392
393
394
395
396struct qdio_brinfo_entry_l3_ipv6 {
397 u64 nit;
398 struct { unsigned char _s6_addr[16]; } addr;
399} __packed;
400struct qdio_brinfo_entry_l3_ipv4 {
401 u64 nit;
402 struct { uint32_t _s_addr; } addr;
403} __packed;
404struct qdio_brinfo_entry_l2 {
405 u64 nit;
406 struct { u8 mac[6]; u16 lnid; } addr_lnid;
407} __packed;
408
409#define QDIO_STATE_INACTIVE 0x00000002
410#define QDIO_STATE_ESTABLISHED 0x00000004
411#define QDIO_STATE_ACTIVE 0x00000008
412#define QDIO_STATE_STOPPED 0x00000010
413
414#define QDIO_FLAG_SYNC_INPUT 0x01
415#define QDIO_FLAG_SYNC_OUTPUT 0x02
416#define QDIO_FLAG_PCI_OUT 0x10
417
418extern int qdio_allocate(struct qdio_initialize *);
419extern int qdio_establish(struct qdio_initialize *);
420extern int qdio_activate(struct ccw_device *);
421extern void qdio_release_aob(struct qaob *);
422extern int do_QDIO(struct ccw_device *, unsigned int, int, unsigned int,
423 unsigned int);
424extern int qdio_start_irq(struct ccw_device *, int);
425extern int qdio_stop_irq(struct ccw_device *, int);
426extern int qdio_get_next_buffers(struct ccw_device *, int, int *, int *);
427extern int qdio_shutdown(struct ccw_device *, int);
428extern int qdio_free(struct ccw_device *);
429extern int qdio_get_ssqd_desc(struct ccw_device *, struct qdio_ssqd_desc *);
430extern int qdio_pnso_brinfo(struct subchannel_id schid,
431 int cnc, u16 *response,
432 void (*cb)(void *priv, enum qdio_brinfo_entry_type type,
433 void *entry),
434 void *priv);
435
436#endif
437