1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65#include <linux/pci.h>
66#include <linux/pci-aspm.h>
67#include <linux/interrupt.h>
68#include <linux/debugfs.h>
69#include <linux/sched.h>
70#include <linux/bitops.h>
71#include <linux/gfp.h>
72#include <linux/vmalloc.h>
73
74#include "iwl-drv.h"
75#include "iwl-trans.h"
76#include "iwl-csr.h"
77#include "iwl-prph.h"
78#include "iwl-agn-hw.h"
79#include "iwl-fw-error-dump.h"
80#include "internal.h"
81#include "iwl-fh.h"
82
83
84#define IWL_FW_MEM_EXTENDED_START 0x40000
85#define IWL_FW_MEM_EXTENDED_END 0x57FFF
86
87static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
88{
89 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
90
91 if (!trans_pcie->fw_mon_page)
92 return;
93
94 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
95 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
96 __free_pages(trans_pcie->fw_mon_page,
97 get_order(trans_pcie->fw_mon_size));
98 trans_pcie->fw_mon_page = NULL;
99 trans_pcie->fw_mon_phys = 0;
100 trans_pcie->fw_mon_size = 0;
101}
102
103static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans)
104{
105 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
106 struct page *page;
107 dma_addr_t phys;
108 u32 size;
109 u8 power;
110
111 if (trans_pcie->fw_mon_page) {
112 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
113 trans_pcie->fw_mon_size,
114 DMA_FROM_DEVICE);
115 return;
116 }
117
118 phys = 0;
119 for (power = 26; power >= 11; power--) {
120 int order;
121
122 size = BIT(power);
123 order = get_order(size);
124 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
125 order);
126 if (!page)
127 continue;
128
129 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
130 DMA_FROM_DEVICE);
131 if (dma_mapping_error(trans->dev, phys)) {
132 __free_pages(page, order);
133 continue;
134 }
135 IWL_INFO(trans,
136 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
137 size, order);
138 break;
139 }
140
141 if (WARN_ON_ONCE(!page))
142 return;
143
144 trans_pcie->fw_mon_page = page;
145 trans_pcie->fw_mon_phys = phys;
146 trans_pcie->fw_mon_size = size;
147}
148
149static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
150{
151 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
152 ((reg & 0x0000ffff) | (2 << 28)));
153 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
154}
155
156static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
157{
158 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
159 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
160 ((reg & 0x0000ffff) | (3 << 28)));
161}
162
163static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
164{
165 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
166 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
167 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
168 ~APMG_PS_CTRL_MSK_PWR_SRC);
169 else
170 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
171 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
172 ~APMG_PS_CTRL_MSK_PWR_SRC);
173}
174
175
176#define PCI_CFG_RETRY_TIMEOUT 0x041
177
178static void iwl_pcie_apm_config(struct iwl_trans *trans)
179{
180 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
181 u16 lctl;
182 u16 cap;
183
184
185
186
187
188
189
190
191
192 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
193 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
194 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
195 else
196 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
197 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
198
199 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
200 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
201 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
202 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
203 trans->ltr_enabled ? "En" : "Dis");
204}
205
206
207
208
209
210
211static int iwl_pcie_apm_init(struct iwl_trans *trans)
212{
213 int ret = 0;
214 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
215
216
217
218
219
220
221
222 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
223 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
224 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
225
226
227
228
229
230 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
231 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
232
233
234 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
235
236
237
238
239
240 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
241 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
242
243 iwl_pcie_apm_config(trans);
244
245
246 if (trans->cfg->base_params->pll_cfg_val)
247 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
248 trans->cfg->base_params->pll_cfg_val);
249
250
251
252
253
254 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
255
256
257
258
259
260
261 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
262 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
263 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
264 if (ret < 0) {
265 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
266 goto out;
267 }
268
269 if (trans->cfg->host_interrupt_operation_mode) {
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284 iwl_read_prph(trans, OSC_CLK);
285 iwl_read_prph(trans, OSC_CLK);
286 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
287 iwl_read_prph(trans, OSC_CLK);
288 iwl_read_prph(trans, OSC_CLK);
289 }
290
291
292
293
294
295
296
297
298 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) {
299 iwl_write_prph(trans, APMG_CLK_EN_REG,
300 APMG_CLK_VAL_DMA_CLK_RQT);
301 udelay(20);
302
303
304 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
305 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
306
307
308 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
309 APMG_RTC_INT_STT_RFKILL);
310 }
311
312 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
313
314out:
315 return ret;
316}
317
318
319
320
321
322
323
324
325static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
326{
327 int ret;
328 u32 apmg_gp1_reg;
329 u32 apmg_xtal_cfg_reg;
330 u32 dl_cfg_reg;
331
332
333 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
334 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
335
336
337 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
338
339 udelay(10);
340
341
342
343
344
345 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
346
347
348
349
350
351 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
352 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
353 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
354 25000);
355 if (WARN_ON(ret < 0)) {
356 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
357
358 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
359 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
360 return;
361 }
362
363
364
365
366
367 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
368 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
369
370
371
372
373
374 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
375 SHR_APMG_XTAL_CFG_REG);
376 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
377 apmg_xtal_cfg_reg |
378 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
379
380
381
382
383
384 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
385
386 udelay(10);
387
388
389 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
390 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
391 SHR_APMG_GP1_WF_XTAL_LP_EN |
392 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
393
394
395 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
396 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
397 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
398
399
400
401
402
403 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
404 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
405
406
407
408
409
410 iwl_clear_bit(trans, CSR_GP_CNTRL,
411 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
412
413
414 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
415 CSR_MONITOR_XTAL_RESOURCES);
416
417
418 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
419 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
420 udelay(10);
421
422
423 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
424 apmg_xtal_cfg_reg &
425 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
426}
427
428static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
429{
430 int ret = 0;
431
432
433 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
434
435 ret = iwl_poll_bit(trans, CSR_RESET,
436 CSR_RESET_REG_FLAG_MASTER_DISABLED,
437 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
438 if (ret < 0)
439 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
440
441 IWL_DEBUG_INFO(trans, "stop master\n");
442
443 return ret;
444}
445
446static void iwl_pcie_apm_stop(struct iwl_trans *trans)
447{
448 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
449
450 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
451
452
453 iwl_pcie_apm_stop_master(trans);
454
455 if (trans->cfg->lp_xtal_workaround) {
456 iwl_pcie_apm_lp_xtal_enable(trans);
457 return;
458 }
459
460
461 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
462
463 udelay(10);
464
465
466
467
468
469 iwl_clear_bit(trans, CSR_GP_CNTRL,
470 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
471}
472
473static int iwl_pcie_nic_init(struct iwl_trans *trans)
474{
475 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
476
477
478 spin_lock(&trans_pcie->irq_lock);
479 iwl_pcie_apm_init(trans);
480
481 spin_unlock(&trans_pcie->irq_lock);
482
483 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
484 iwl_pcie_set_pwr(trans, false);
485
486 iwl_op_mode_nic_config(trans->op_mode);
487
488
489 iwl_pcie_rx_init(trans);
490
491
492 if (iwl_pcie_tx_init(trans))
493 return -ENOMEM;
494
495 if (trans->cfg->base_params->shadow_reg_enable) {
496
497 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
498 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
499 }
500
501 return 0;
502}
503
504#define HW_READY_TIMEOUT (50)
505
506
507static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
508{
509 int ret;
510
511 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
512 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
513
514
515 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
516 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
517 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
518 HW_READY_TIMEOUT);
519
520 if (ret >= 0)
521 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
522
523 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
524 return ret;
525}
526
527
528static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
529{
530 int ret;
531 int t = 0;
532 int iter;
533
534 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
535
536 ret = iwl_pcie_set_hw_ready(trans);
537
538 if (ret >= 0)
539 return 0;
540
541 for (iter = 0; iter < 10; iter++) {
542
543 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
544 CSR_HW_IF_CONFIG_REG_PREPARE);
545
546 do {
547 ret = iwl_pcie_set_hw_ready(trans);
548 if (ret >= 0)
549 return 0;
550
551 usleep_range(200, 1000);
552 t += 200;
553 } while (t < 150000);
554 msleep(25);
555 }
556
557 IWL_ERR(trans, "Couldn't prepare the card\n");
558
559 return ret;
560}
561
562
563
564
565static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
566 dma_addr_t phy_addr, u32 byte_cnt)
567{
568 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
569 int ret;
570
571 trans_pcie->ucode_write_complete = false;
572
573 iwl_write_direct32(trans,
574 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
575 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
576
577 iwl_write_direct32(trans,
578 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
579 dst_addr);
580
581 iwl_write_direct32(trans,
582 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
583 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
584
585 iwl_write_direct32(trans,
586 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
587 (iwl_get_dma_hi_addr(phy_addr)
588 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
589
590 iwl_write_direct32(trans,
591 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
592 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
593 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
594 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
595
596 iwl_write_direct32(trans,
597 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
598 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
599 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
600 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
601
602 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
603 trans_pcie->ucode_write_complete, 5 * HZ);
604 if (!ret) {
605 IWL_ERR(trans, "Failed to load firmware chunk!\n");
606 return -ETIMEDOUT;
607 }
608
609 return 0;
610}
611
612static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
613 const struct fw_desc *section)
614{
615 u8 *v_addr;
616 dma_addr_t p_addr;
617 u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
618 int ret = 0;
619
620 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
621 section_num);
622
623 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
624 GFP_KERNEL | __GFP_NOWARN);
625 if (!v_addr) {
626 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
627 chunk_sz = PAGE_SIZE;
628 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
629 &p_addr, GFP_KERNEL);
630 if (!v_addr)
631 return -ENOMEM;
632 }
633
634 for (offset = 0; offset < section->len; offset += chunk_sz) {
635 u32 copy_size, dst_addr;
636 bool extended_addr = false;
637
638 copy_size = min_t(u32, chunk_sz, section->len - offset);
639 dst_addr = section->offset + offset;
640
641 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
642 dst_addr <= IWL_FW_MEM_EXTENDED_END)
643 extended_addr = true;
644
645 if (extended_addr)
646 iwl_set_bits_prph(trans, LMPM_CHICK,
647 LMPM_CHICK_EXTENDED_ADDR_SPACE);
648
649 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
650 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
651 copy_size);
652
653 if (extended_addr)
654 iwl_clear_bits_prph(trans, LMPM_CHICK,
655 LMPM_CHICK_EXTENDED_ADDR_SPACE);
656
657 if (ret) {
658 IWL_ERR(trans,
659 "Could not load the [%d] uCode section\n",
660 section_num);
661 break;
662 }
663 }
664
665 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
666 return ret;
667}
668
669static int iwl_pcie_load_cpu_sections_8000b(struct iwl_trans *trans,
670 const struct fw_img *image,
671 int cpu,
672 int *first_ucode_section)
673{
674 int shift_param;
675 int i, ret = 0, sec_num = 0x1;
676 u32 val, last_read_idx = 0;
677
678 if (cpu == 1) {
679 shift_param = 0;
680 *first_ucode_section = 0;
681 } else {
682 shift_param = 16;
683 (*first_ucode_section)++;
684 }
685
686 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
687 last_read_idx = i;
688
689 if (!image->sec[i].data ||
690 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
691 IWL_DEBUG_FW(trans,
692 "Break since Data not valid or Empty section, sec = %d\n",
693 i);
694 break;
695 }
696
697 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
698 if (ret)
699 return ret;
700
701
702 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
703 val = val | (sec_num << shift_param);
704 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
705 sec_num = (sec_num << 1) | 0x1;
706 }
707
708 *first_ucode_section = last_read_idx;
709
710 return 0;
711}
712
713static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
714 const struct fw_img *image,
715 int cpu,
716 int *first_ucode_section)
717{
718 int shift_param;
719 int i, ret = 0;
720 u32 last_read_idx = 0;
721
722 if (cpu == 1) {
723 shift_param = 0;
724 *first_ucode_section = 0;
725 } else {
726 shift_param = 16;
727 (*first_ucode_section)++;
728 }
729
730 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
731 last_read_idx = i;
732
733 if (!image->sec[i].data ||
734 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
735 IWL_DEBUG_FW(trans,
736 "Break since Data not valid or Empty section, sec = %d\n",
737 i);
738 break;
739 }
740
741 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
742 if (ret)
743 return ret;
744 }
745
746 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
747 iwl_set_bits_prph(trans,
748 CSR_UCODE_LOAD_STATUS_ADDR,
749 (LMPM_CPU_UCODE_LOADING_COMPLETED |
750 LMPM_CPU_HDRS_LOADING_COMPLETED |
751 LMPM_CPU_UCODE_LOADING_STARTED) <<
752 shift_param);
753
754 *first_ucode_section = last_read_idx;
755
756 return 0;
757}
758
759static void iwl_pcie_apply_destination(struct iwl_trans *trans)
760{
761 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
762 const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
763 int i;
764
765 if (dest->version)
766 IWL_ERR(trans,
767 "DBG DEST version is %d - expect issues\n",
768 dest->version);
769
770 IWL_INFO(trans, "Applying debug destination %s\n",
771 get_fw_dbg_mode_string(dest->monitor_mode));
772
773 if (dest->monitor_mode == EXTERNAL_MODE)
774 iwl_pcie_alloc_fw_monitor(trans);
775 else
776 IWL_WARN(trans, "PCI should have external buffer debug\n");
777
778 for (i = 0; i < trans->dbg_dest_reg_num; i++) {
779 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
780 u32 val = le32_to_cpu(dest->reg_ops[i].val);
781
782 switch (dest->reg_ops[i].op) {
783 case CSR_ASSIGN:
784 iwl_write32(trans, addr, val);
785 break;
786 case CSR_SETBIT:
787 iwl_set_bit(trans, addr, BIT(val));
788 break;
789 case CSR_CLEARBIT:
790 iwl_clear_bit(trans, addr, BIT(val));
791 break;
792 case PRPH_ASSIGN:
793 iwl_write_prph(trans, addr, val);
794 break;
795 case PRPH_SETBIT:
796 iwl_set_bits_prph(trans, addr, BIT(val));
797 break;
798 case PRPH_CLEARBIT:
799 iwl_clear_bits_prph(trans, addr, BIT(val));
800 break;
801 default:
802 IWL_ERR(trans, "FW debug - unknown OP %d\n",
803 dest->reg_ops[i].op);
804 break;
805 }
806 }
807
808 if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
809 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
810 trans_pcie->fw_mon_phys >> dest->base_shift);
811 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
812 (trans_pcie->fw_mon_phys +
813 trans_pcie->fw_mon_size) >> dest->end_shift);
814 }
815}
816
817static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
818 const struct fw_img *image)
819{
820 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
821 int ret = 0;
822 int first_ucode_section;
823
824 IWL_DEBUG_FW(trans, "working with %s CPU\n",
825 image->is_dual_cpus ? "Dual" : "Single");
826
827
828 ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
829 if (ret)
830 return ret;
831
832 if (image->is_dual_cpus) {
833
834 iwl_write_prph(trans,
835 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
836 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
837
838
839 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
840 &first_ucode_section);
841 if (ret)
842 return ret;
843 }
844
845
846 if (iwlwifi_mod_params.fw_monitor &&
847 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
848 iwl_pcie_alloc_fw_monitor(trans);
849
850 if (trans_pcie->fw_mon_size) {
851 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
852 trans_pcie->fw_mon_phys >> 4);
853 iwl_write_prph(trans, MON_BUFF_END_ADDR,
854 (trans_pcie->fw_mon_phys +
855 trans_pcie->fw_mon_size) >> 4);
856 }
857 } else if (trans->dbg_dest_tlv) {
858 iwl_pcie_apply_destination(trans);
859 }
860
861
862 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
863 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
864 else
865 iwl_write32(trans, CSR_RESET, 0);
866
867 return 0;
868}
869
870static int iwl_pcie_load_given_ucode_8000b(struct iwl_trans *trans,
871 const struct fw_img *image)
872{
873 int ret = 0;
874 int first_ucode_section;
875 u32 reg;
876
877 IWL_DEBUG_FW(trans, "working with %s CPU\n",
878 image->is_dual_cpus ? "Dual" : "Single");
879
880
881
882 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
883
884
885 ret = iwl_pcie_load_cpu_sections_8000b(trans, image, 1,
886 &first_ucode_section);
887 if (ret)
888 return ret;
889
890
891 ret = iwl_pcie_load_cpu_sections_8000b(trans, image, 2,
892 &first_ucode_section);
893 if (ret)
894 return ret;
895
896
897 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFFFFFF);
898
899
900 ret = iwl_poll_prph_bit(trans, LMPM_SECURE_BOOT_CPU1_STATUS_ADDR_B0,
901 LMPM_SECURE_BOOT_STATUS_SUCCESS,
902 LMPM_SECURE_BOOT_STATUS_SUCCESS,
903 LMPM_SECURE_TIME_OUT);
904 if (ret < 0) {
905 reg = iwl_read_prph(trans,
906 LMPM_SECURE_BOOT_CPU1_STATUS_ADDR_B0);
907
908 IWL_ERR(trans, "Timeout on secure boot process, reg = %x\n",
909 reg);
910 return ret;
911 }
912
913 return 0;
914}
915
916static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
917 const struct fw_img *fw, bool run_in_rfkill)
918{
919 int ret;
920 bool hw_rfkill;
921
922
923 if (iwl_pcie_prepare_card_hw(trans)) {
924 IWL_WARN(trans, "Exit HW not ready\n");
925 return -EIO;
926 }
927
928 iwl_enable_rfkill_int(trans);
929
930
931 hw_rfkill = iwl_is_rfkill_set(trans);
932 if (hw_rfkill)
933 set_bit(STATUS_RFKILL, &trans->status);
934 else
935 clear_bit(STATUS_RFKILL, &trans->status);
936 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
937 if (hw_rfkill && !run_in_rfkill)
938 return -ERFKILL;
939
940 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
941
942 ret = iwl_pcie_nic_init(trans);
943 if (ret) {
944 IWL_ERR(trans, "Unable to init nic\n");
945 return ret;
946 }
947
948
949 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
950 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
951 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
952
953
954 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
955 iwl_enable_interrupts(trans);
956
957
958 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
959 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
960
961
962 if ((trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) &&
963 (CSR_HW_REV_STEP(trans->hw_rev) == SILICON_B_STEP))
964 return iwl_pcie_load_given_ucode_8000b(trans, fw);
965 else
966 return iwl_pcie_load_given_ucode(trans, fw);
967}
968
969static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
970{
971 iwl_pcie_reset_ict(trans);
972 iwl_pcie_tx_start(trans, scd_addr);
973}
974
975static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
976{
977 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
978 bool hw_rfkill, was_hw_rfkill;
979
980 was_hw_rfkill = iwl_is_rfkill_set(trans);
981
982
983 spin_lock(&trans_pcie->irq_lock);
984 iwl_disable_interrupts(trans);
985 spin_unlock(&trans_pcie->irq_lock);
986
987
988 iwl_pcie_disable_ict(trans);
989
990
991
992
993
994
995
996
997 if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
998 IWL_DEBUG_INFO(trans, "DEVICE_ENABLED bit was set and is now cleared\n");
999 iwl_pcie_tx_stop(trans);
1000 iwl_pcie_rx_stop(trans);
1001
1002
1003 iwl_write_prph(trans, APMG_CLK_DIS_REG,
1004 APMG_CLK_VAL_DMA_CLK_RQT);
1005 udelay(5);
1006 }
1007
1008
1009 iwl_clear_bit(trans, CSR_GP_CNTRL,
1010 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1011
1012
1013 iwl_pcie_apm_stop(trans);
1014
1015
1016 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1017 udelay(20);
1018
1019
1020
1021
1022
1023
1024
1025
1026 spin_lock(&trans_pcie->irq_lock);
1027 iwl_disable_interrupts(trans);
1028 spin_unlock(&trans_pcie->irq_lock);
1029
1030
1031
1032 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1033 clear_bit(STATUS_INT_ENABLED, &trans->status);
1034 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1035 clear_bit(STATUS_RFKILL, &trans->status);
1036
1037
1038
1039
1040
1041 iwl_enable_rfkill_int(trans);
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055 hw_rfkill = iwl_is_rfkill_set(trans);
1056 if (hw_rfkill)
1057 set_bit(STATUS_RFKILL, &trans->status);
1058 else
1059 clear_bit(STATUS_RFKILL, &trans->status);
1060 if (hw_rfkill != was_hw_rfkill)
1061 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1062
1063
1064 iwl_pcie_prepare_card_hw(trans);
1065}
1066
1067void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1068{
1069 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
1070 iwl_trans_pcie_stop_device(trans);
1071}
1072
1073static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
1074{
1075 iwl_disable_interrupts(trans);
1076
1077
1078
1079
1080
1081 if (test)
1082 return;
1083
1084 iwl_pcie_disable_ict(trans);
1085
1086 iwl_clear_bit(trans, CSR_GP_CNTRL,
1087 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1088 iwl_clear_bit(trans, CSR_GP_CNTRL,
1089 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1090
1091
1092
1093
1094
1095
1096 iwl_trans_pcie_tx_reset(trans);
1097
1098 iwl_pcie_set_pwr(trans, true);
1099}
1100
1101static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
1102 enum iwl_d3_status *status,
1103 bool test)
1104{
1105 u32 val;
1106 int ret;
1107
1108 if (test) {
1109 iwl_enable_interrupts(trans);
1110 *status = IWL_D3_STATUS_ALIVE;
1111 return 0;
1112 }
1113
1114
1115
1116
1117
1118
1119 iwl_pcie_reset_ict(trans);
1120
1121 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1122 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1123
1124 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1125 udelay(2);
1126
1127 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1128 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1129 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1130 25000);
1131 if (ret < 0) {
1132 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1133 return ret;
1134 }
1135
1136 iwl_pcie_set_pwr(trans, false);
1137
1138 iwl_trans_pcie_tx_reset(trans);
1139
1140 ret = iwl_pcie_rx_init(trans);
1141 if (ret) {
1142 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
1143 return ret;
1144 }
1145
1146 val = iwl_read32(trans, CSR_RESET);
1147 if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1148 *status = IWL_D3_STATUS_RESET;
1149 else
1150 *status = IWL_D3_STATUS_ALIVE;
1151
1152 return 0;
1153}
1154
1155static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1156{
1157 bool hw_rfkill;
1158 int err;
1159
1160 err = iwl_pcie_prepare_card_hw(trans);
1161 if (err) {
1162 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
1163 return err;
1164 }
1165
1166
1167 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1168
1169 usleep_range(10, 15);
1170
1171 iwl_pcie_apm_init(trans);
1172
1173
1174 iwl_enable_rfkill_int(trans);
1175
1176 hw_rfkill = iwl_is_rfkill_set(trans);
1177 if (hw_rfkill)
1178 set_bit(STATUS_RFKILL, &trans->status);
1179 else
1180 clear_bit(STATUS_RFKILL, &trans->status);
1181 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1182
1183 return 0;
1184}
1185
1186static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
1187{
1188 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1189
1190
1191 spin_lock(&trans_pcie->irq_lock);
1192 iwl_disable_interrupts(trans);
1193 spin_unlock(&trans_pcie->irq_lock);
1194
1195 iwl_pcie_apm_stop(trans);
1196
1197 spin_lock(&trans_pcie->irq_lock);
1198 iwl_disable_interrupts(trans);
1199 spin_unlock(&trans_pcie->irq_lock);
1200
1201 iwl_pcie_disable_ict(trans);
1202}
1203
1204static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1205{
1206 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1207}
1208
1209static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1210{
1211 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1212}
1213
1214static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1215{
1216 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1217}
1218
1219static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1220{
1221 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1222 ((reg & 0x000FFFFF) | (3 << 24)));
1223 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1224}
1225
1226static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1227 u32 val)
1228{
1229 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
1230 ((addr & 0x000FFFFF) | (3 << 24)));
1231 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1232}
1233
1234static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
1235{
1236 WARN_ON(1);
1237 return 0;
1238}
1239
1240static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1241 const struct iwl_trans_config *trans_cfg)
1242{
1243 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1244
1245 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
1246 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
1247 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1248 trans_pcie->n_no_reclaim_cmds = 0;
1249 else
1250 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1251 if (trans_pcie->n_no_reclaim_cmds)
1252 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1253 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
1254
1255 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1256 if (trans_pcie->rx_buf_size_8k)
1257 trans_pcie->rx_page_order = get_order(8 * 1024);
1258 else
1259 trans_pcie->rx_page_order = get_order(4 * 1024);
1260
1261 trans_pcie->wd_timeout =
1262 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
1263
1264 trans_pcie->command_names = trans_cfg->command_names;
1265 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
1266 trans_pcie->scd_set_active = trans_cfg->scd_set_active;
1267
1268
1269
1270
1271
1272
1273 if (!trans_pcie->napi.poll && trans->op_mode->ops->napi_add) {
1274 init_dummy_netdev(&trans_pcie->napi_dev);
1275 iwl_op_mode_napi_add(trans->op_mode, &trans_pcie->napi,
1276 &trans_pcie->napi_dev,
1277 iwl_pcie_dummy_napi_poll, 64);
1278 }
1279}
1280
1281void iwl_trans_pcie_free(struct iwl_trans *trans)
1282{
1283 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1284
1285 synchronize_irq(trans_pcie->pci_dev->irq);
1286
1287 iwl_pcie_tx_free(trans);
1288 iwl_pcie_rx_free(trans);
1289
1290 free_irq(trans_pcie->pci_dev->irq, trans);
1291 iwl_pcie_free_ict(trans);
1292
1293 pci_disable_msi(trans_pcie->pci_dev);
1294 iounmap(trans_pcie->hw_base);
1295 pci_release_regions(trans_pcie->pci_dev);
1296 pci_disable_device(trans_pcie->pci_dev);
1297 kmem_cache_destroy(trans->dev_cmd_pool);
1298
1299 if (trans_pcie->napi.poll)
1300 netif_napi_del(&trans_pcie->napi);
1301
1302 iwl_pcie_free_fw_monitor(trans);
1303
1304 kfree(trans);
1305}
1306
1307static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1308{
1309 if (state)
1310 set_bit(STATUS_TPOWER_PMI, &trans->status);
1311 else
1312 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1313}
1314
1315static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
1316 unsigned long *flags)
1317{
1318 int ret;
1319 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1320
1321 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
1322
1323 if (trans_pcie->cmd_in_flight)
1324 goto out;
1325
1326
1327 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1328 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1329 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1330 udelay(2);
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1352 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1353 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1354 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1355 if (unlikely(ret < 0)) {
1356 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
1357 if (!silent) {
1358 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
1359 WARN_ONCE(1,
1360 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1361 val);
1362 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1363 return false;
1364 }
1365 }
1366
1367out:
1368
1369
1370
1371
1372 __release(&trans_pcie->reg_lock);
1373 return true;
1374}
1375
1376static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1377 unsigned long *flags)
1378{
1379 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1380
1381 lockdep_assert_held(&trans_pcie->reg_lock);
1382
1383
1384
1385
1386
1387 __acquire(&trans_pcie->reg_lock);
1388
1389 if (trans_pcie->cmd_in_flight)
1390 goto out;
1391
1392 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1393 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1394
1395
1396
1397
1398
1399
1400 mmiowb();
1401out:
1402 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1403}
1404
1405static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1406 void *buf, int dwords)
1407{
1408 unsigned long flags;
1409 int offs, ret = 0;
1410 u32 *vals = buf;
1411
1412 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
1413 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1414 for (offs = 0; offs < dwords; offs++)
1415 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
1416 iwl_trans_release_nic_access(trans, &flags);
1417 } else {
1418 ret = -EBUSY;
1419 }
1420 return ret;
1421}
1422
1423static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
1424 const void *buf, int dwords)
1425{
1426 unsigned long flags;
1427 int offs, ret = 0;
1428 const u32 *vals = buf;
1429
1430 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
1431 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1432 for (offs = 0; offs < dwords; offs++)
1433 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1434 vals ? vals[offs] : 0);
1435 iwl_trans_release_nic_access(trans, &flags);
1436 } else {
1437 ret = -EBUSY;
1438 }
1439 return ret;
1440}
1441
1442#define IWL_FLUSH_WAIT_MS 2000
1443
1444static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
1445{
1446 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1447 struct iwl_txq *txq;
1448 struct iwl_queue *q;
1449 int cnt;
1450 unsigned long now = jiffies;
1451 u32 scd_sram_addr;
1452 u8 buf[16];
1453 int ret = 0;
1454
1455
1456 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1457 u8 wr_ptr;
1458
1459 if (cnt == trans_pcie->cmd_queue)
1460 continue;
1461 if (!test_bit(cnt, trans_pcie->queue_used))
1462 continue;
1463 if (!(BIT(cnt) & txq_bm))
1464 continue;
1465
1466 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
1467 txq = &trans_pcie->txq[cnt];
1468 q = &txq->q;
1469 wr_ptr = ACCESS_ONCE(q->write_ptr);
1470
1471 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1472 !time_after(jiffies,
1473 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1474 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1475
1476 if (WARN_ONCE(wr_ptr != write_ptr,
1477 "WR pointer moved while flushing %d -> %d\n",
1478 wr_ptr, write_ptr))
1479 return -ETIMEDOUT;
1480 msleep(1);
1481 }
1482
1483 if (q->read_ptr != q->write_ptr) {
1484 IWL_ERR(trans,
1485 "fail to flush all tx fifo queues Q %d\n", cnt);
1486 ret = -ETIMEDOUT;
1487 break;
1488 }
1489 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
1490 }
1491
1492 if (!ret)
1493 return 0;
1494
1495 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1496 txq->q.read_ptr, txq->q.write_ptr);
1497
1498 scd_sram_addr = trans_pcie->scd_base_addr +
1499 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1500 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1501
1502 iwl_print_hex_error(trans, buf, sizeof(buf));
1503
1504 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1505 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1506 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1507
1508 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1509 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1510 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1511 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1512 u32 tbl_dw =
1513 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1514 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1515
1516 if (cnt & 0x1)
1517 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1518 else
1519 tbl_dw = tbl_dw & 0x0000FFFF;
1520
1521 IWL_ERR(trans,
1522 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1523 cnt, active ? "" : "in", fifo, tbl_dw,
1524 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
1525 (TFD_QUEUE_SIZE_MAX - 1),
1526 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1527 }
1528
1529 return ret;
1530}
1531
1532static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1533 u32 mask, u32 value)
1534{
1535 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1536 unsigned long flags;
1537
1538 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1539 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
1540 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1541}
1542
1543static const char *get_csr_string(int cmd)
1544{
1545#define IWL_CMD(x) case x: return #x
1546 switch (cmd) {
1547 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1548 IWL_CMD(CSR_INT_COALESCING);
1549 IWL_CMD(CSR_INT);
1550 IWL_CMD(CSR_INT_MASK);
1551 IWL_CMD(CSR_FH_INT_STATUS);
1552 IWL_CMD(CSR_GPIO_IN);
1553 IWL_CMD(CSR_RESET);
1554 IWL_CMD(CSR_GP_CNTRL);
1555 IWL_CMD(CSR_HW_REV);
1556 IWL_CMD(CSR_EEPROM_REG);
1557 IWL_CMD(CSR_EEPROM_GP);
1558 IWL_CMD(CSR_OTP_GP_REG);
1559 IWL_CMD(CSR_GIO_REG);
1560 IWL_CMD(CSR_GP_UCODE_REG);
1561 IWL_CMD(CSR_GP_DRIVER_REG);
1562 IWL_CMD(CSR_UCODE_DRV_GP1);
1563 IWL_CMD(CSR_UCODE_DRV_GP2);
1564 IWL_CMD(CSR_LED_REG);
1565 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1566 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1567 IWL_CMD(CSR_ANA_PLL_CFG);
1568 IWL_CMD(CSR_HW_REV_WA_REG);
1569 IWL_CMD(CSR_MONITOR_STATUS_REG);
1570 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1571 default:
1572 return "UNKNOWN";
1573 }
1574#undef IWL_CMD
1575}
1576
1577void iwl_pcie_dump_csr(struct iwl_trans *trans)
1578{
1579 int i;
1580 static const u32 csr_tbl[] = {
1581 CSR_HW_IF_CONFIG_REG,
1582 CSR_INT_COALESCING,
1583 CSR_INT,
1584 CSR_INT_MASK,
1585 CSR_FH_INT_STATUS,
1586 CSR_GPIO_IN,
1587 CSR_RESET,
1588 CSR_GP_CNTRL,
1589 CSR_HW_REV,
1590 CSR_EEPROM_REG,
1591 CSR_EEPROM_GP,
1592 CSR_OTP_GP_REG,
1593 CSR_GIO_REG,
1594 CSR_GP_UCODE_REG,
1595 CSR_GP_DRIVER_REG,
1596 CSR_UCODE_DRV_GP1,
1597 CSR_UCODE_DRV_GP2,
1598 CSR_LED_REG,
1599 CSR_DRAM_INT_TBL_REG,
1600 CSR_GIO_CHICKEN_BITS,
1601 CSR_ANA_PLL_CFG,
1602 CSR_MONITOR_STATUS_REG,
1603 CSR_HW_REV_WA_REG,
1604 CSR_DBG_HPET_MEM_REG
1605 };
1606 IWL_ERR(trans, "CSR values:\n");
1607 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1608 "CSR_INT_PERIODIC_REG)\n");
1609 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1610 IWL_ERR(trans, " %25s: 0X%08x\n",
1611 get_csr_string(csr_tbl[i]),
1612 iwl_read32(trans, csr_tbl[i]));
1613 }
1614}
1615
1616#ifdef CONFIG_IWLWIFI_DEBUGFS
1617
1618#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
1619 if (!debugfs_create_file(#name, mode, parent, trans, \
1620 &iwl_dbgfs_##name##_ops)) \
1621 goto err; \
1622} while (0)
1623
1624
1625#define DEBUGFS_READ_FILE_OPS(name) \
1626static const struct file_operations iwl_dbgfs_##name##_ops = { \
1627 .read = iwl_dbgfs_##name##_read, \
1628 .open = simple_open, \
1629 .llseek = generic_file_llseek, \
1630};
1631
1632#define DEBUGFS_WRITE_FILE_OPS(name) \
1633static const struct file_operations iwl_dbgfs_##name##_ops = { \
1634 .write = iwl_dbgfs_##name##_write, \
1635 .open = simple_open, \
1636 .llseek = generic_file_llseek, \
1637};
1638
1639#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1640static const struct file_operations iwl_dbgfs_##name##_ops = { \
1641 .write = iwl_dbgfs_##name##_write, \
1642 .read = iwl_dbgfs_##name##_read, \
1643 .open = simple_open, \
1644 .llseek = generic_file_llseek, \
1645};
1646
1647static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1648 char __user *user_buf,
1649 size_t count, loff_t *ppos)
1650{
1651 struct iwl_trans *trans = file->private_data;
1652 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1653 struct iwl_txq *txq;
1654 struct iwl_queue *q;
1655 char *buf;
1656 int pos = 0;
1657 int cnt;
1658 int ret;
1659 size_t bufsz;
1660
1661 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
1662
1663 if (!trans_pcie->txq)
1664 return -EAGAIN;
1665
1666 buf = kzalloc(bufsz, GFP_KERNEL);
1667 if (!buf)
1668 return -ENOMEM;
1669
1670 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1671 txq = &trans_pcie->txq[cnt];
1672 q = &txq->q;
1673 pos += scnprintf(buf + pos, bufsz - pos,
1674 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d%s\n",
1675 cnt, q->read_ptr, q->write_ptr,
1676 !!test_bit(cnt, trans_pcie->queue_used),
1677 !!test_bit(cnt, trans_pcie->queue_stopped),
1678 txq->need_update,
1679 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
1680 }
1681 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1682 kfree(buf);
1683 return ret;
1684}
1685
1686static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1687 char __user *user_buf,
1688 size_t count, loff_t *ppos)
1689{
1690 struct iwl_trans *trans = file->private_data;
1691 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1692 struct iwl_rxq *rxq = &trans_pcie->rxq;
1693 char buf[256];
1694 int pos = 0;
1695 const size_t bufsz = sizeof(buf);
1696
1697 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1698 rxq->read);
1699 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1700 rxq->write);
1701 pos += scnprintf(buf + pos, bufsz - pos, "write_actual: %u\n",
1702 rxq->write_actual);
1703 pos += scnprintf(buf + pos, bufsz - pos, "need_update: %d\n",
1704 rxq->need_update);
1705 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1706 rxq->free_count);
1707 if (rxq->rb_stts) {
1708 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1709 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1710 } else {
1711 pos += scnprintf(buf + pos, bufsz - pos,
1712 "closed_rb_num: Not Allocated\n");
1713 }
1714 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1715}
1716
1717static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1718 char __user *user_buf,
1719 size_t count, loff_t *ppos)
1720{
1721 struct iwl_trans *trans = file->private_data;
1722 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1723 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1724
1725 int pos = 0;
1726 char *buf;
1727 int bufsz = 24 * 64;
1728 ssize_t ret;
1729
1730 buf = kzalloc(bufsz, GFP_KERNEL);
1731 if (!buf)
1732 return -ENOMEM;
1733
1734 pos += scnprintf(buf + pos, bufsz - pos,
1735 "Interrupt Statistics Report:\n");
1736
1737 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1738 isr_stats->hw);
1739 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1740 isr_stats->sw);
1741 if (isr_stats->sw || isr_stats->hw) {
1742 pos += scnprintf(buf + pos, bufsz - pos,
1743 "\tLast Restarting Code: 0x%X\n",
1744 isr_stats->err_code);
1745 }
1746#ifdef CONFIG_IWLWIFI_DEBUG
1747 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1748 isr_stats->sch);
1749 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1750 isr_stats->alive);
1751#endif
1752 pos += scnprintf(buf + pos, bufsz - pos,
1753 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1754
1755 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1756 isr_stats->ctkill);
1757
1758 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1759 isr_stats->wakeup);
1760
1761 pos += scnprintf(buf + pos, bufsz - pos,
1762 "Rx command responses:\t\t %u\n", isr_stats->rx);
1763
1764 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1765 isr_stats->tx);
1766
1767 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1768 isr_stats->unhandled);
1769
1770 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1771 kfree(buf);
1772 return ret;
1773}
1774
1775static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1776 const char __user *user_buf,
1777 size_t count, loff_t *ppos)
1778{
1779 struct iwl_trans *trans = file->private_data;
1780 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1781 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1782
1783 char buf[8];
1784 int buf_size;
1785 u32 reset_flag;
1786
1787 memset(buf, 0, sizeof(buf));
1788 buf_size = min(count, sizeof(buf) - 1);
1789 if (copy_from_user(buf, user_buf, buf_size))
1790 return -EFAULT;
1791 if (sscanf(buf, "%x", &reset_flag) != 1)
1792 return -EFAULT;
1793 if (reset_flag == 0)
1794 memset(isr_stats, 0, sizeof(*isr_stats));
1795
1796 return count;
1797}
1798
1799static ssize_t iwl_dbgfs_csr_write(struct file *file,
1800 const char __user *user_buf,
1801 size_t count, loff_t *ppos)
1802{
1803 struct iwl_trans *trans = file->private_data;
1804 char buf[8];
1805 int buf_size;
1806 int csr;
1807
1808 memset(buf, 0, sizeof(buf));
1809 buf_size = min(count, sizeof(buf) - 1);
1810 if (copy_from_user(buf, user_buf, buf_size))
1811 return -EFAULT;
1812 if (sscanf(buf, "%d", &csr) != 1)
1813 return -EFAULT;
1814
1815 iwl_pcie_dump_csr(trans);
1816
1817 return count;
1818}
1819
1820static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1821 char __user *user_buf,
1822 size_t count, loff_t *ppos)
1823{
1824 struct iwl_trans *trans = file->private_data;
1825 char *buf = NULL;
1826 ssize_t ret;
1827
1828 ret = iwl_dump_fh(trans, &buf);
1829 if (ret < 0)
1830 return ret;
1831 if (!buf)
1832 return -EINVAL;
1833 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
1834 kfree(buf);
1835 return ret;
1836}
1837
1838DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
1839DEBUGFS_READ_FILE_OPS(fh_reg);
1840DEBUGFS_READ_FILE_OPS(rx_queue);
1841DEBUGFS_READ_FILE_OPS(tx_queue);
1842DEBUGFS_WRITE_FILE_OPS(csr);
1843
1844
1845
1846
1847
1848static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1849 struct dentry *dir)
1850{
1851 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1852 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1853 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
1854 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1855 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
1856 return 0;
1857
1858err:
1859 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1860 return -ENOMEM;
1861}
1862#else
1863static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1864 struct dentry *dir)
1865{
1866 return 0;
1867}
1868#endif
1869
1870static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
1871{
1872 u32 cmdlen = 0;
1873 int i;
1874
1875 for (i = 0; i < IWL_NUM_OF_TBS; i++)
1876 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
1877
1878 return cmdlen;
1879}
1880
1881static const struct {
1882 u32 start, end;
1883} iwl_prph_dump_addr[] = {
1884 { .start = 0x00a00000, .end = 0x00a00000 },
1885 { .start = 0x00a0000c, .end = 0x00a00024 },
1886 { .start = 0x00a0002c, .end = 0x00a0003c },
1887 { .start = 0x00a00410, .end = 0x00a00418 },
1888 { .start = 0x00a00420, .end = 0x00a00420 },
1889 { .start = 0x00a00428, .end = 0x00a00428 },
1890 { .start = 0x00a00430, .end = 0x00a0043c },
1891 { .start = 0x00a00444, .end = 0x00a00444 },
1892 { .start = 0x00a004c0, .end = 0x00a004cc },
1893 { .start = 0x00a004d8, .end = 0x00a004d8 },
1894 { .start = 0x00a004e0, .end = 0x00a004f0 },
1895 { .start = 0x00a00840, .end = 0x00a00840 },
1896 { .start = 0x00a00850, .end = 0x00a00858 },
1897 { .start = 0x00a01004, .end = 0x00a01008 },
1898 { .start = 0x00a01010, .end = 0x00a01010 },
1899 { .start = 0x00a01018, .end = 0x00a01018 },
1900 { .start = 0x00a01024, .end = 0x00a01024 },
1901 { .start = 0x00a0102c, .end = 0x00a01034 },
1902 { .start = 0x00a0103c, .end = 0x00a01040 },
1903 { .start = 0x00a01048, .end = 0x00a01094 },
1904 { .start = 0x00a01c00, .end = 0x00a01c20 },
1905 { .start = 0x00a01c58, .end = 0x00a01c58 },
1906 { .start = 0x00a01c7c, .end = 0x00a01c7c },
1907 { .start = 0x00a01c28, .end = 0x00a01c54 },
1908 { .start = 0x00a01c5c, .end = 0x00a01c5c },
1909 { .start = 0x00a01c84, .end = 0x00a01c84 },
1910 { .start = 0x00a01ce0, .end = 0x00a01d0c },
1911 { .start = 0x00a01d18, .end = 0x00a01d20 },
1912 { .start = 0x00a01d2c, .end = 0x00a01d30 },
1913 { .start = 0x00a01d40, .end = 0x00a01d5c },
1914 { .start = 0x00a01d80, .end = 0x00a01d80 },
1915 { .start = 0x00a01d98, .end = 0x00a01d98 },
1916 { .start = 0x00a01dc0, .end = 0x00a01dfc },
1917 { .start = 0x00a01e00, .end = 0x00a01e2c },
1918 { .start = 0x00a01e40, .end = 0x00a01e60 },
1919 { .start = 0x00a01e84, .end = 0x00a01e90 },
1920 { .start = 0x00a01e9c, .end = 0x00a01ec4 },
1921 { .start = 0x00a01ed0, .end = 0x00a01ed0 },
1922 { .start = 0x00a01f00, .end = 0x00a01f14 },
1923 { .start = 0x00a01f44, .end = 0x00a01f58 },
1924 { .start = 0x00a01f80, .end = 0x00a01fa8 },
1925 { .start = 0x00a01fb0, .end = 0x00a01fbc },
1926 { .start = 0x00a01ff8, .end = 0x00a01ffc },
1927 { .start = 0x00a02000, .end = 0x00a02048 },
1928 { .start = 0x00a02068, .end = 0x00a020f0 },
1929 { .start = 0x00a02100, .end = 0x00a02118 },
1930 { .start = 0x00a02140, .end = 0x00a0214c },
1931 { .start = 0x00a02168, .end = 0x00a0218c },
1932 { .start = 0x00a021c0, .end = 0x00a021c0 },
1933 { .start = 0x00a02400, .end = 0x00a02410 },
1934 { .start = 0x00a02418, .end = 0x00a02420 },
1935 { .start = 0x00a02428, .end = 0x00a0242c },
1936 { .start = 0x00a02434, .end = 0x00a02434 },
1937 { .start = 0x00a02440, .end = 0x00a02460 },
1938 { .start = 0x00a02468, .end = 0x00a024b0 },
1939 { .start = 0x00a024c8, .end = 0x00a024cc },
1940 { .start = 0x00a02500, .end = 0x00a02504 },
1941 { .start = 0x00a0250c, .end = 0x00a02510 },
1942 { .start = 0x00a02540, .end = 0x00a02554 },
1943 { .start = 0x00a02580, .end = 0x00a025f4 },
1944 { .start = 0x00a02600, .end = 0x00a0260c },
1945 { .start = 0x00a02648, .end = 0x00a02650 },
1946 { .start = 0x00a02680, .end = 0x00a02680 },
1947 { .start = 0x00a026c0, .end = 0x00a026d0 },
1948 { .start = 0x00a02700, .end = 0x00a0270c },
1949 { .start = 0x00a02804, .end = 0x00a02804 },
1950 { .start = 0x00a02818, .end = 0x00a0281c },
1951 { .start = 0x00a02c00, .end = 0x00a02db4 },
1952 { .start = 0x00a02df4, .end = 0x00a02fb0 },
1953 { .start = 0x00a03000, .end = 0x00a03014 },
1954 { .start = 0x00a0301c, .end = 0x00a0302c },
1955 { .start = 0x00a03034, .end = 0x00a03038 },
1956 { .start = 0x00a03040, .end = 0x00a03048 },
1957 { .start = 0x00a03060, .end = 0x00a03068 },
1958 { .start = 0x00a03070, .end = 0x00a03074 },
1959 { .start = 0x00a0307c, .end = 0x00a0307c },
1960 { .start = 0x00a03080, .end = 0x00a03084 },
1961 { .start = 0x00a0308c, .end = 0x00a03090 },
1962 { .start = 0x00a03098, .end = 0x00a03098 },
1963 { .start = 0x00a030a0, .end = 0x00a030a0 },
1964 { .start = 0x00a030a8, .end = 0x00a030b4 },
1965 { .start = 0x00a030bc, .end = 0x00a030bc },
1966 { .start = 0x00a030c0, .end = 0x00a0312c },
1967 { .start = 0x00a03c00, .end = 0x00a03c5c },
1968 { .start = 0x00a04400, .end = 0x00a04454 },
1969 { .start = 0x00a04460, .end = 0x00a04474 },
1970 { .start = 0x00a044c0, .end = 0x00a044ec },
1971 { .start = 0x00a04500, .end = 0x00a04504 },
1972 { .start = 0x00a04510, .end = 0x00a04538 },
1973 { .start = 0x00a04540, .end = 0x00a04548 },
1974 { .start = 0x00a04560, .end = 0x00a0457c },
1975 { .start = 0x00a04590, .end = 0x00a04598 },
1976 { .start = 0x00a045c0, .end = 0x00a045f4 },
1977};
1978
1979static u32 iwl_trans_pcie_dump_prph(struct iwl_trans *trans,
1980 struct iwl_fw_error_dump_data **data)
1981{
1982 struct iwl_fw_error_dump_prph *prph;
1983 unsigned long flags;
1984 u32 prph_len = 0, i;
1985
1986 if (!iwl_trans_grab_nic_access(trans, false, &flags))
1987 return 0;
1988
1989 for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) {
1990
1991 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
1992 iwl_prph_dump_addr[i].start + 4;
1993 int reg;
1994 __le32 *val;
1995
1996 prph_len += sizeof(**data) + sizeof(*prph) + num_bytes_in_chunk;
1997
1998 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PRPH);
1999 (*data)->len = cpu_to_le32(sizeof(*prph) +
2000 num_bytes_in_chunk);
2001 prph = (void *)(*data)->data;
2002 prph->prph_start = cpu_to_le32(iwl_prph_dump_addr[i].start);
2003 val = (void *)prph->data;
2004
2005 for (reg = iwl_prph_dump_addr[i].start;
2006 reg <= iwl_prph_dump_addr[i].end;
2007 reg += 4)
2008 *val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans,
2009 reg));
2010 *data = iwl_fw_error_next_data(*data);
2011 }
2012
2013 iwl_trans_release_nic_access(trans, &flags);
2014
2015 return prph_len;
2016}
2017
2018#define IWL_CSR_TO_DUMP (0x250)
2019
2020static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2021 struct iwl_fw_error_dump_data **data)
2022{
2023 u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2024 __le32 *val;
2025 int i;
2026
2027 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2028 (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2029 val = (void *)(*data)->data;
2030
2031 for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2032 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2033
2034 *data = iwl_fw_error_next_data(*data);
2035
2036 return csr_len;
2037}
2038
2039static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2040 struct iwl_fw_error_dump_data **data)
2041{
2042 u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2043 unsigned long flags;
2044 __le32 *val;
2045 int i;
2046
2047 if (!iwl_trans_grab_nic_access(trans, false, &flags))
2048 return 0;
2049
2050 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2051 (*data)->len = cpu_to_le32(fh_regs_len);
2052 val = (void *)(*data)->data;
2053
2054 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32))
2055 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2056
2057 iwl_trans_release_nic_access(trans, &flags);
2058
2059 *data = iwl_fw_error_next_data(*data);
2060
2061 return sizeof(**data) + fh_regs_len;
2062}
2063
2064static
2065struct iwl_trans_dump_data *iwl_trans_pcie_dump_data(struct iwl_trans *trans)
2066{
2067 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2068 struct iwl_fw_error_dump_data *data;
2069 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
2070 struct iwl_fw_error_dump_txcmd *txcmd;
2071 struct iwl_trans_dump_data *dump_data;
2072 u32 len;
2073 u32 monitor_len;
2074 int i, ptr;
2075
2076
2077 len = sizeof(*dump_data);
2078
2079
2080 len += sizeof(*data) +
2081 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
2082
2083
2084 len += sizeof(*data) + IWL_CSR_TO_DUMP;
2085
2086
2087 for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) {
2088
2089 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
2090 iwl_prph_dump_addr[i].start + 4;
2091
2092 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_prph) +
2093 num_bytes_in_chunk;
2094 }
2095
2096
2097 len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2098
2099
2100 if (trans_pcie->fw_mon_page) {
2101 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2102 trans_pcie->fw_mon_size;
2103 monitor_len = trans_pcie->fw_mon_size;
2104 } else if (trans->dbg_dest_tlv) {
2105 u32 base, end;
2106
2107 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2108 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2109
2110 base = iwl_read_prph(trans, base) <<
2111 trans->dbg_dest_tlv->base_shift;
2112 end = iwl_read_prph(trans, end) <<
2113 trans->dbg_dest_tlv->end_shift;
2114
2115
2116 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
2117 end += (1 << trans->dbg_dest_tlv->end_shift);
2118 monitor_len = end - base;
2119 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2120 monitor_len;
2121 } else {
2122 monitor_len = 0;
2123 }
2124
2125 dump_data = vzalloc(len);
2126 if (!dump_data)
2127 return NULL;
2128
2129 len = 0;
2130 data = (void *)dump_data->data;
2131 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2132 txcmd = (void *)data->data;
2133 spin_lock_bh(&cmdq->lock);
2134 ptr = cmdq->q.write_ptr;
2135 for (i = 0; i < cmdq->q.n_window; i++) {
2136 u8 idx = get_cmd_index(&cmdq->q, ptr);
2137 u32 caplen, cmdlen;
2138
2139 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
2140 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2141
2142 if (cmdlen) {
2143 len += sizeof(*txcmd) + caplen;
2144 txcmd->cmdlen = cpu_to_le32(cmdlen);
2145 txcmd->caplen = cpu_to_le32(caplen);
2146 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2147 txcmd = (void *)((u8 *)txcmd->data + caplen);
2148 }
2149
2150 ptr = iwl_queue_dec_wrap(ptr);
2151 }
2152 spin_unlock_bh(&cmdq->lock);
2153
2154 data->len = cpu_to_le32(len);
2155 len += sizeof(*data);
2156 data = iwl_fw_error_next_data(data);
2157
2158 len += iwl_trans_pcie_dump_prph(trans, &data);
2159 len += iwl_trans_pcie_dump_csr(trans, &data);
2160 len += iwl_trans_pcie_fh_regs_dump(trans, &data);
2161
2162
2163 if ((trans_pcie->fw_mon_page &&
2164 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2165 trans->dbg_dest_tlv) {
2166 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
2167 u32 base, write_ptr, wrap_cnt;
2168
2169
2170 if (trans->dbg_dest_tlv) {
2171 write_ptr =
2172 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2173 wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2174 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2175 } else {
2176 base = MON_BUFF_BASE_ADDR;
2177 write_ptr = MON_BUFF_WRPTR;
2178 wrap_cnt = MON_BUFF_CYCLE_CNT;
2179 }
2180
2181 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
2182 fw_mon_data = (void *)data->data;
2183 fw_mon_data->fw_mon_wr_ptr =
2184 cpu_to_le32(iwl_read_prph(trans, write_ptr));
2185 fw_mon_data->fw_mon_cycle_cnt =
2186 cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
2187 fw_mon_data->fw_mon_base_ptr =
2188 cpu_to_le32(iwl_read_prph(trans, base));
2189
2190 len += sizeof(*data) + sizeof(*fw_mon_data);
2191 if (trans_pcie->fw_mon_page) {
2192 data->len = cpu_to_le32(trans_pcie->fw_mon_size +
2193 sizeof(*fw_mon_data));
2194
2195
2196
2197
2198
2199
2200
2201 dma_sync_single_for_cpu(trans->dev,
2202 trans_pcie->fw_mon_phys,
2203 trans_pcie->fw_mon_size,
2204 DMA_FROM_DEVICE);
2205 memcpy(fw_mon_data->data,
2206 page_address(trans_pcie->fw_mon_page),
2207 trans_pcie->fw_mon_size);
2208
2209 len += trans_pcie->fw_mon_size;
2210 } else {
2211
2212
2213
2214
2215
2216
2217 base = iwl_read_prph(trans, base) <<
2218 trans->dbg_dest_tlv->base_shift;
2219 iwl_trans_read_mem(trans, base, fw_mon_data->data,
2220 monitor_len / sizeof(u32));
2221 data->len = cpu_to_le32(sizeof(*fw_mon_data) +
2222 monitor_len);
2223 len += monitor_len;
2224 }
2225 }
2226
2227 dump_data->len = len;
2228
2229 return dump_data;
2230}
2231
2232static const struct iwl_trans_ops trans_ops_pcie = {
2233 .start_hw = iwl_trans_pcie_start_hw,
2234 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
2235 .fw_alive = iwl_trans_pcie_fw_alive,
2236 .start_fw = iwl_trans_pcie_start_fw,
2237 .stop_device = iwl_trans_pcie_stop_device,
2238
2239 .d3_suspend = iwl_trans_pcie_d3_suspend,
2240 .d3_resume = iwl_trans_pcie_d3_resume,
2241
2242 .send_cmd = iwl_trans_pcie_send_hcmd,
2243
2244 .tx = iwl_trans_pcie_tx,
2245 .reclaim = iwl_trans_pcie_reclaim,
2246
2247 .txq_disable = iwl_trans_pcie_txq_disable,
2248 .txq_enable = iwl_trans_pcie_txq_enable,
2249
2250 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
2251
2252 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
2253
2254 .write8 = iwl_trans_pcie_write8,
2255 .write32 = iwl_trans_pcie_write32,
2256 .read32 = iwl_trans_pcie_read32,
2257 .read_prph = iwl_trans_pcie_read_prph,
2258 .write_prph = iwl_trans_pcie_write_prph,
2259 .read_mem = iwl_trans_pcie_read_mem,
2260 .write_mem = iwl_trans_pcie_write_mem,
2261 .configure = iwl_trans_pcie_configure,
2262 .set_pmi = iwl_trans_pcie_set_pmi,
2263 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
2264 .release_nic_access = iwl_trans_pcie_release_nic_access,
2265 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
2266
2267 .dump_data = iwl_trans_pcie_dump_data,
2268};
2269
2270struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
2271 const struct pci_device_id *ent,
2272 const struct iwl_cfg *cfg)
2273{
2274 struct iwl_trans_pcie *trans_pcie;
2275 struct iwl_trans *trans;
2276 u16 pci_cmd;
2277 int err;
2278
2279 trans = kzalloc(sizeof(struct iwl_trans) +
2280 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2281 if (!trans) {
2282 err = -ENOMEM;
2283 goto out;
2284 }
2285
2286 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2287
2288 trans->ops = &trans_ops_pcie;
2289 trans->cfg = cfg;
2290 trans_lockdep_init(trans);
2291 trans_pcie->trans = trans;
2292 spin_lock_init(&trans_pcie->irq_lock);
2293 spin_lock_init(&trans_pcie->reg_lock);
2294 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
2295
2296 err = pci_enable_device(pdev);
2297 if (err)
2298 goto out_no_pci;
2299
2300 if (!cfg->base_params->pcie_l1_allowed) {
2301
2302
2303
2304
2305
2306 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2307 PCIE_LINK_STATE_L1 |
2308 PCIE_LINK_STATE_CLKPM);
2309 }
2310
2311 pci_set_master(pdev);
2312
2313 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2314 if (!err)
2315 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2316 if (err) {
2317 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2318 if (!err)
2319 err = pci_set_consistent_dma_mask(pdev,
2320 DMA_BIT_MASK(32));
2321
2322 if (err) {
2323 dev_err(&pdev->dev, "No suitable DMA available\n");
2324 goto out_pci_disable_device;
2325 }
2326 }
2327
2328 err = pci_request_regions(pdev, DRV_NAME);
2329 if (err) {
2330 dev_err(&pdev->dev, "pci_request_regions failed\n");
2331 goto out_pci_disable_device;
2332 }
2333
2334 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
2335 if (!trans_pcie->hw_base) {
2336 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
2337 err = -ENODEV;
2338 goto out_pci_release_regions;
2339 }
2340
2341
2342
2343 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2344
2345 trans->dev = &pdev->dev;
2346 trans_pcie->pci_dev = pdev;
2347 iwl_disable_interrupts(trans);
2348
2349 err = pci_enable_msi(pdev);
2350 if (err) {
2351 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
2352
2353 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2354 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2355 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2356 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2357 }
2358 }
2359
2360 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
2361
2362
2363
2364
2365
2366
2367 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
2368 trans->hw_rev = (trans->hw_rev & 0xfff0) |
2369 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
2370
2371 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
2372 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2373 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
2374
2375
2376 init_waitqueue_head(&trans_pcie->wait_command_queue);
2377
2378 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
2379 "iwl_cmd_pool:%s", dev_name(trans->dev));
2380
2381 trans->dev_cmd_headroom = 0;
2382 trans->dev_cmd_pool =
2383 kmem_cache_create(trans->dev_cmd_pool_name,
2384 sizeof(struct iwl_device_cmd)
2385 + trans->dev_cmd_headroom,
2386 sizeof(void *),
2387 SLAB_HWCACHE_ALIGN,
2388 NULL);
2389
2390 if (!trans->dev_cmd_pool) {
2391 err = -ENOMEM;
2392 goto out_pci_disable_msi;
2393 }
2394
2395 if (iwl_pcie_alloc_ict(trans))
2396 goto out_free_cmd_pool;
2397
2398 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
2399 iwl_pcie_irq_handler,
2400 IRQF_SHARED, DRV_NAME, trans);
2401 if (err) {
2402 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2403 goto out_free_ict;
2404 }
2405
2406 trans_pcie->inta_mask = CSR_INI_SET_MASK;
2407
2408 return trans;
2409
2410out_free_ict:
2411 iwl_pcie_free_ict(trans);
2412out_free_cmd_pool:
2413 kmem_cache_destroy(trans->dev_cmd_pool);
2414out_pci_disable_msi:
2415 pci_disable_msi(pdev);
2416out_pci_release_regions:
2417 pci_release_regions(pdev);
2418out_pci_disable_device:
2419 pci_disable_device(pdev);
2420out_no_pci:
2421 kfree(trans);
2422out:
2423 return ERR_PTR(err);
2424}
2425