linux/drivers/video/s3fb.c
<<
>>
Prefs
   1/*
   2 * linux/drivers/video/s3fb.c -- Frame buffer device driver for S3 Trio/Virge
   3 *
   4 * Copyright (c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>
   5 *
   6 * This file is subject to the terms and conditions of the GNU General Public
   7 * License.  See the file COPYING in the main directory of this archive for
   8 * more details.
   9 *
  10 * Code is based on David Boucher's viafb (http://davesdomain.org.uk/viafb/)
  11 * which is based on the code of neofb.
  12 */
  13
  14#include <linux/module.h>
  15#include <linux/kernel.h>
  16#include <linux/errno.h>
  17#include <linux/string.h>
  18#include <linux/mm.h>
  19#include <linux/tty.h>
  20#include <linux/delay.h>
  21#include <linux/fb.h>
  22#include <linux/svga.h>
  23#include <linux/init.h>
  24#include <linux/pci.h>
  25#include <linux/console.h> /* Why should fb driver call console functions? because console_lock() */
  26#include <video/vga.h>
  27
  28#include <linux/i2c.h>
  29#include <linux/i2c-algo-bit.h>
  30
  31#ifdef CONFIG_MTRR
  32#include <asm/mtrr.h>
  33#endif
  34
  35struct s3fb_info {
  36        int chip, rev, mclk_freq;
  37        int mtrr_reg;
  38        struct vgastate state;
  39        struct mutex open_lock;
  40        unsigned int ref_count;
  41        u32 pseudo_palette[16];
  42#ifdef CONFIG_FB_S3_DDC
  43        u8 __iomem *mmio;
  44        bool ddc_registered;
  45        struct i2c_adapter ddc_adapter;
  46        struct i2c_algo_bit_data ddc_algo;
  47#endif
  48};
  49
  50
  51/* ------------------------------------------------------------------------- */
  52
  53static const struct svga_fb_format s3fb_formats[] = {
  54        { 0,  {0, 6, 0},  {0, 6, 0},  {0, 6, 0}, {0, 0, 0}, 0,
  55                FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP4,   FB_VISUAL_PSEUDOCOLOR, 8, 16},
  56        { 4,  {0, 4, 0},  {0, 4, 0},  {0, 4, 0}, {0, 0, 0}, 0,
  57                FB_TYPE_PACKED_PIXELS, 0,               FB_VISUAL_PSEUDOCOLOR, 8, 16},
  58        { 4,  {0, 4, 0},  {0, 4, 0},  {0, 4, 0}, {0, 0, 0}, 1,
  59                FB_TYPE_INTERLEAVED_PLANES, 1,          FB_VISUAL_PSEUDOCOLOR, 8, 16},
  60        { 8,  {0, 8, 0},  {0, 8, 0},  {0, 8, 0}, {0, 0, 0}, 0,
  61                FB_TYPE_PACKED_PIXELS, 0,               FB_VISUAL_PSEUDOCOLOR, 4, 8},
  62        {16,  {10, 5, 0}, {5, 5, 0},  {0, 5, 0}, {0, 0, 0}, 0,
  63                FB_TYPE_PACKED_PIXELS, 0,               FB_VISUAL_TRUECOLOR, 2, 4},
  64        {16,  {11, 5, 0}, {5, 6, 0},  {0, 5, 0}, {0, 0, 0}, 0,
  65                FB_TYPE_PACKED_PIXELS, 0,               FB_VISUAL_TRUECOLOR, 2, 4},
  66        {24,  {16, 8, 0}, {8, 8, 0},  {0, 8, 0}, {0, 0, 0}, 0,
  67                FB_TYPE_PACKED_PIXELS, 0,               FB_VISUAL_TRUECOLOR, 1, 2},
  68        {32,  {16, 8, 0}, {8, 8, 0},  {0, 8, 0}, {0, 0, 0}, 0,
  69                FB_TYPE_PACKED_PIXELS, 0,               FB_VISUAL_TRUECOLOR, 1, 2},
  70        SVGA_FORMAT_END
  71};
  72
  73
  74static const struct svga_pll s3_pll = {3, 129, 3, 33, 0, 3,
  75        35000, 240000, 14318};
  76static const struct svga_pll s3_trio3d_pll = {3, 129, 3, 31, 0, 4,
  77        230000, 460000, 14318};
  78
  79static const int s3_memsizes[] = {4096, 0, 3072, 8192, 2048, 6144, 1024, 512};
  80
  81static const char * const s3_names[] = {"S3 Unknown", "S3 Trio32", "S3 Trio64", "S3 Trio64V+",
  82                        "S3 Trio64UV+", "S3 Trio64V2/DX", "S3 Trio64V2/GX",
  83                        "S3 Plato/PX", "S3 Aurora64V+", "S3 Virge",
  84                        "S3 Virge/VX", "S3 Virge/DX", "S3 Virge/GX",
  85                        "S3 Virge/GX2", "S3 Virge/GX2+", "",
  86                        "S3 Trio3D/1X", "S3 Trio3D/2X", "S3 Trio3D/2X",
  87                        "S3 Trio3D"};
  88
  89#define CHIP_UNKNOWN            0x00
  90#define CHIP_732_TRIO32         0x01
  91#define CHIP_764_TRIO64         0x02
  92#define CHIP_765_TRIO64VP       0x03
  93#define CHIP_767_TRIO64UVP      0x04
  94#define CHIP_775_TRIO64V2_DX    0x05
  95#define CHIP_785_TRIO64V2_GX    0x06
  96#define CHIP_551_PLATO_PX       0x07
  97#define CHIP_M65_AURORA64VP     0x08
  98#define CHIP_325_VIRGE          0x09
  99#define CHIP_988_VIRGE_VX       0x0A
 100#define CHIP_375_VIRGE_DX       0x0B
 101#define CHIP_385_VIRGE_GX       0x0C
 102#define CHIP_357_VIRGE_GX2      0x0D
 103#define CHIP_359_VIRGE_GX2P     0x0E
 104#define CHIP_360_TRIO3D_1X      0x10
 105#define CHIP_362_TRIO3D_2X      0x11
 106#define CHIP_368_TRIO3D_2X      0x12
 107#define CHIP_365_TRIO3D         0x13
 108
 109#define CHIP_XXX_TRIO           0x80
 110#define CHIP_XXX_TRIO64V2_DXGX  0x81
 111#define CHIP_XXX_VIRGE_DXGX     0x82
 112#define CHIP_36X_TRIO3D_1X_2X   0x83
 113
 114#define CHIP_UNDECIDED_FLAG     0x80
 115#define CHIP_MASK               0xFF
 116
 117#define MMIO_OFFSET             0x1000000
 118#define MMIO_SIZE               0x10000
 119
 120/* CRT timing register sets */
 121
 122static const struct vga_regset s3_h_total_regs[]        = {{0x00, 0, 7}, {0x5D, 0, 0}, VGA_REGSET_END};
 123static const struct vga_regset s3_h_display_regs[]      = {{0x01, 0, 7}, {0x5D, 1, 1}, VGA_REGSET_END};
 124static const struct vga_regset s3_h_blank_start_regs[]  = {{0x02, 0, 7}, {0x5D, 2, 2}, VGA_REGSET_END};
 125static const struct vga_regset s3_h_blank_end_regs[]    = {{0x03, 0, 4}, {0x05, 7, 7}, VGA_REGSET_END};
 126static const struct vga_regset s3_h_sync_start_regs[]   = {{0x04, 0, 7}, {0x5D, 4, 4}, VGA_REGSET_END};
 127static const struct vga_regset s3_h_sync_end_regs[]     = {{0x05, 0, 4}, VGA_REGSET_END};
 128
 129static const struct vga_regset s3_v_total_regs[]        = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x5E, 0, 0}, VGA_REGSET_END};
 130static const struct vga_regset s3_v_display_regs[]      = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x5E, 1, 1}, VGA_REGSET_END};
 131static const struct vga_regset s3_v_blank_start_regs[]  = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x5E, 2, 2}, VGA_REGSET_END};
 132static const struct vga_regset s3_v_blank_end_regs[]    = {{0x16, 0, 7}, VGA_REGSET_END};
 133static const struct vga_regset s3_v_sync_start_regs[]   = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x5E, 4, 4}, VGA_REGSET_END};
 134static const struct vga_regset s3_v_sync_end_regs[]     = {{0x11, 0, 3}, VGA_REGSET_END};
 135
 136static const struct vga_regset s3_line_compare_regs[]   = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, {0x5E, 6, 6}, VGA_REGSET_END};
 137static const struct vga_regset s3_start_address_regs[]  = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x69, 0, 4}, VGA_REGSET_END};
 138static const struct vga_regset s3_offset_regs[]         = {{0x13, 0, 7}, {0x51, 4, 5}, VGA_REGSET_END}; /* set 0x43 bit 2 to 0 */
 139
 140static const struct vga_regset s3_dtpc_regs[]           = {{0x3B, 0, 7}, {0x5D, 6, 6}, VGA_REGSET_END};
 141
 142static const struct svga_timing_regs s3_timing_regs     = {
 143        s3_h_total_regs, s3_h_display_regs, s3_h_blank_start_regs,
 144        s3_h_blank_end_regs, s3_h_sync_start_regs, s3_h_sync_end_regs,
 145        s3_v_total_regs, s3_v_display_regs, s3_v_blank_start_regs,
 146        s3_v_blank_end_regs, s3_v_sync_start_regs, s3_v_sync_end_regs,
 147};
 148
 149
 150/* ------------------------------------------------------------------------- */
 151
 152/* Module parameters */
 153
 154
 155static char *mode_option __devinitdata;
 156
 157#ifdef CONFIG_MTRR
 158static int mtrr __devinitdata = 1;
 159#endif
 160
 161static int fasttext = 1;
 162
 163
 164MODULE_AUTHOR("(c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>");
 165MODULE_LICENSE("GPL");
 166MODULE_DESCRIPTION("fbdev driver for S3 Trio/Virge");
 167
 168module_param(mode_option, charp, 0444);
 169MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
 170module_param_named(mode, mode_option, charp, 0444);
 171MODULE_PARM_DESC(mode, "Default video mode ('640x480-8@60', etc) (deprecated)");
 172
 173#ifdef CONFIG_MTRR
 174module_param(mtrr, int, 0444);
 175MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
 176#endif
 177
 178module_param(fasttext, int, 0644);
 179MODULE_PARM_DESC(fasttext, "Enable S3 fast text mode (1=enable, 0=disable, default=1)");
 180
 181
 182/* ------------------------------------------------------------------------- */
 183
 184#ifdef CONFIG_FB_S3_DDC
 185
 186#define DDC_REG         0xaa            /* Trio 3D/1X/2X */
 187#define DDC_MMIO_REG    0xff20          /* all other chips */
 188#define DDC_SCL_OUT     (1 << 0)
 189#define DDC_SDA_OUT     (1 << 1)
 190#define DDC_SCL_IN      (1 << 2)
 191#define DDC_SDA_IN      (1 << 3)
 192#define DDC_DRIVE_EN    (1 << 4)
 193
 194static bool s3fb_ddc_needs_mmio(int chip)
 195{
 196        return !(chip == CHIP_360_TRIO3D_1X  ||
 197                 chip == CHIP_362_TRIO3D_2X  ||
 198                 chip == CHIP_368_TRIO3D_2X);
 199}
 200
 201static u8 s3fb_ddc_read(struct s3fb_info *par)
 202{
 203        if (s3fb_ddc_needs_mmio(par->chip))
 204                return readb(par->mmio + DDC_MMIO_REG);
 205        else
 206                return vga_rcrt(par->state.vgabase, DDC_REG);
 207}
 208
 209static void s3fb_ddc_write(struct s3fb_info *par, u8 val)
 210{
 211        if (s3fb_ddc_needs_mmio(par->chip))
 212                writeb(val, par->mmio + DDC_MMIO_REG);
 213        else
 214                vga_wcrt(par->state.vgabase, DDC_REG, val);
 215}
 216
 217static void s3fb_ddc_setscl(void *data, int val)
 218{
 219        struct s3fb_info *par = data;
 220        unsigned char reg;
 221
 222        reg = s3fb_ddc_read(par) | DDC_DRIVE_EN;
 223        if (val)
 224                reg |= DDC_SCL_OUT;
 225        else
 226                reg &= ~DDC_SCL_OUT;
 227        s3fb_ddc_write(par, reg);
 228}
 229
 230static void s3fb_ddc_setsda(void *data, int val)
 231{
 232        struct s3fb_info *par = data;
 233        unsigned char reg;
 234
 235        reg = s3fb_ddc_read(par) | DDC_DRIVE_EN;
 236        if (val)
 237                reg |= DDC_SDA_OUT;
 238        else
 239                reg &= ~DDC_SDA_OUT;
 240        s3fb_ddc_write(par, reg);
 241}
 242
 243static int s3fb_ddc_getscl(void *data)
 244{
 245        struct s3fb_info *par = data;
 246
 247        return !!(s3fb_ddc_read(par) & DDC_SCL_IN);
 248}
 249
 250static int s3fb_ddc_getsda(void *data)
 251{
 252        struct s3fb_info *par = data;
 253
 254        return !!(s3fb_ddc_read(par) & DDC_SDA_IN);
 255}
 256
 257static int __devinit s3fb_setup_ddc_bus(struct fb_info *info)
 258{
 259        struct s3fb_info *par = info->par;
 260
 261        strlcpy(par->ddc_adapter.name, info->fix.id,
 262                sizeof(par->ddc_adapter.name));
 263        par->ddc_adapter.owner          = THIS_MODULE;
 264        par->ddc_adapter.class          = I2C_CLASS_DDC;
 265        par->ddc_adapter.algo_data      = &par->ddc_algo;
 266        par->ddc_adapter.dev.parent     = info->device;
 267        par->ddc_algo.setsda            = s3fb_ddc_setsda;
 268        par->ddc_algo.setscl            = s3fb_ddc_setscl;
 269        par->ddc_algo.getsda            = s3fb_ddc_getsda;
 270        par->ddc_algo.getscl            = s3fb_ddc_getscl;
 271        par->ddc_algo.udelay            = 10;
 272        par->ddc_algo.timeout           = 20;
 273        par->ddc_algo.data              = par;
 274
 275        i2c_set_adapdata(&par->ddc_adapter, par);
 276
 277        /*
 278         * some Virge cards have external MUX to switch chip I2C bus between
 279         * DDC and extension pins - switch it do DDC
 280         */
 281/*      vga_wseq(par->state.vgabase, 0x08, 0x06); - not needed, already unlocked */
 282        if (par->chip == CHIP_357_VIRGE_GX2 ||
 283            par->chip == CHIP_359_VIRGE_GX2P)
 284                svga_wseq_mask(par->state.vgabase, 0x0d, 0x01, 0x03);
 285        else
 286                svga_wseq_mask(par->state.vgabase, 0x0d, 0x00, 0x03);
 287        /* some Virge need this or the DDC is ignored */
 288        svga_wcrt_mask(par->state.vgabase, 0x5c, 0x03, 0x03);
 289
 290        return i2c_bit_add_bus(&par->ddc_adapter);
 291}
 292#endif /* CONFIG_FB_S3_DDC */
 293
 294
 295/* ------------------------------------------------------------------------- */
 296
 297/* Set font in S3 fast text mode */
 298
 299static void s3fb_settile_fast(struct fb_info *info, struct fb_tilemap *map)
 300{
 301        const u8 *font = map->data;
 302        u8 __iomem *fb = (u8 __iomem *) info->screen_base;
 303        int i, c;
 304
 305        if ((map->width != 8) || (map->height != 16) ||
 306            (map->depth != 1) || (map->length != 256)) {
 307                printk(KERN_ERR "fb%d: unsupported font parameters: width %d, height %d, depth %d, length %d\n",
 308                        info->node, map->width, map->height, map->depth, map->length);
 309                return;
 310        }
 311
 312        fb += 2;
 313        for (i = 0; i < map->height; i++) {
 314                for (c = 0; c < map->length; c++) {
 315                        fb_writeb(font[c * map->height + i], fb + c * 4);
 316                }
 317                fb += 1024;
 318        }
 319}
 320
 321static void s3fb_tilecursor(struct fb_info *info, struct fb_tilecursor *cursor)
 322{
 323        struct s3fb_info *par = info->par;
 324
 325        svga_tilecursor(par->state.vgabase, info, cursor);
 326}
 327
 328static struct fb_tile_ops s3fb_tile_ops = {
 329        .fb_settile     = svga_settile,
 330        .fb_tilecopy    = svga_tilecopy,
 331        .fb_tilefill    = svga_tilefill,
 332        .fb_tileblit    = svga_tileblit,
 333        .fb_tilecursor  = s3fb_tilecursor,
 334        .fb_get_tilemax = svga_get_tilemax,
 335};
 336
 337static struct fb_tile_ops s3fb_fast_tile_ops = {
 338        .fb_settile     = s3fb_settile_fast,
 339        .fb_tilecopy    = svga_tilecopy,
 340        .fb_tilefill    = svga_tilefill,
 341        .fb_tileblit    = svga_tileblit,
 342        .fb_tilecursor  = s3fb_tilecursor,
 343        .fb_get_tilemax = svga_get_tilemax,
 344};
 345
 346
 347/* ------------------------------------------------------------------------- */
 348
 349/* image data is MSB-first, fb structure is MSB-first too */
 350static inline u32 expand_color(u32 c)
 351{
 352        return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
 353}
 354
 355/* s3fb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
 356static void s3fb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
 357{
 358        u32 fg = expand_color(image->fg_color);
 359        u32 bg = expand_color(image->bg_color);
 360        const u8 *src1, *src;
 361        u8 __iomem *dst1;
 362        u32 __iomem *dst;
 363        u32 val;
 364        int x, y;
 365
 366        src1 = image->data;
 367        dst1 = info->screen_base + (image->dy * info->fix.line_length)
 368                 + ((image->dx / 8) * 4);
 369
 370        for (y = 0; y < image->height; y++) {
 371                src = src1;
 372                dst = (u32 __iomem *) dst1;
 373                for (x = 0; x < image->width; x += 8) {
 374                        val = *(src++) * 0x01010101;
 375                        val = (val & fg) | (~val & bg);
 376                        fb_writel(val, dst++);
 377                }
 378                src1 += image->width / 8;
 379                dst1 += info->fix.line_length;
 380        }
 381
 382}
 383
 384/* s3fb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
 385static void s3fb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
 386{
 387        u32 fg = expand_color(rect->color);
 388        u8 __iomem *dst1;
 389        u32 __iomem *dst;
 390        int x, y;
 391
 392        dst1 = info->screen_base + (rect->dy * info->fix.line_length)
 393                 + ((rect->dx / 8) * 4);
 394
 395        for (y = 0; y < rect->height; y++) {
 396                dst = (u32 __iomem *) dst1;
 397                for (x = 0; x < rect->width; x += 8) {
 398                        fb_writel(fg, dst++);
 399                }
 400                dst1 += info->fix.line_length;
 401        }
 402}
 403
 404
 405/* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
 406static inline u32 expand_pixel(u32 c)
 407{
 408        return (((c &  1) << 24) | ((c &  2) << 27) | ((c &  4) << 14) | ((c &   8) << 17) |
 409                ((c & 16) <<  4) | ((c & 32) <<  7) | ((c & 64) >>  6) | ((c & 128) >>  3)) * 0xF;
 410}
 411
 412/* s3fb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
 413static void s3fb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
 414{
 415        u32 fg = image->fg_color * 0x11111111;
 416        u32 bg = image->bg_color * 0x11111111;
 417        const u8 *src1, *src;
 418        u8 __iomem *dst1;
 419        u32 __iomem *dst;
 420        u32 val;
 421        int x, y;
 422
 423        src1 = image->data;
 424        dst1 = info->screen_base + (image->dy * info->fix.line_length)
 425                 + ((image->dx / 8) * 4);
 426
 427        for (y = 0; y < image->height; y++) {
 428                src = src1;
 429                dst = (u32 __iomem *) dst1;
 430                for (x = 0; x < image->width; x += 8) {
 431                        val = expand_pixel(*(src++));
 432                        val = (val & fg) | (~val & bg);
 433                        fb_writel(val, dst++);
 434                }
 435                src1 += image->width / 8;
 436                dst1 += info->fix.line_length;
 437        }
 438}
 439
 440static void s3fb_imageblit(struct fb_info *info, const struct fb_image *image)
 441{
 442        if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
 443            && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
 444                if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
 445                        s3fb_iplan_imageblit(info, image);
 446                else
 447                        s3fb_cfb4_imageblit(info, image);
 448        } else
 449                cfb_imageblit(info, image);
 450}
 451
 452static void s3fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
 453{
 454        if ((info->var.bits_per_pixel == 4)
 455            && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
 456            && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
 457                s3fb_iplan_fillrect(info, rect);
 458         else
 459                cfb_fillrect(info, rect);
 460}
 461
 462
 463
 464/* ------------------------------------------------------------------------- */
 465
 466
 467static void s3_set_pixclock(struct fb_info *info, u32 pixclock)
 468{
 469        struct s3fb_info *par = info->par;
 470        u16 m, n, r;
 471        u8 regval;
 472        int rv;
 473
 474        rv = svga_compute_pll((par->chip == CHIP_365_TRIO3D) ? &s3_trio3d_pll : &s3_pll,
 475                              1000000000 / pixclock, &m, &n, &r, info->node);
 476        if (rv < 0) {
 477                printk(KERN_ERR "fb%d: cannot set requested pixclock, keeping old value\n", info->node);
 478                return;
 479        }
 480
 481        /* Set VGA misc register  */
 482        regval = vga_r(par->state.vgabase, VGA_MIS_R);
 483        vga_w(par->state.vgabase, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
 484
 485        /* Set S3 clock registers */
 486        if (par->chip == CHIP_357_VIRGE_GX2 ||
 487            par->chip == CHIP_359_VIRGE_GX2P ||
 488            par->chip == CHIP_360_TRIO3D_1X ||
 489            par->chip == CHIP_362_TRIO3D_2X ||
 490            par->chip == CHIP_368_TRIO3D_2X) {
 491                vga_wseq(par->state.vgabase, 0x12, (n - 2) | ((r & 3) << 6));   /* n and two bits of r */
 492                vga_wseq(par->state.vgabase, 0x29, r >> 2); /* remaining highest bit of r */
 493        } else
 494                vga_wseq(par->state.vgabase, 0x12, (n - 2) | (r << 5));
 495        vga_wseq(par->state.vgabase, 0x13, m - 2);
 496
 497        udelay(1000);
 498
 499        /* Activate clock - write 0, 1, 0 to seq/15 bit 5 */
 500        regval = vga_rseq (par->state.vgabase, 0x15); /* | 0x80; */
 501        vga_wseq(par->state.vgabase, 0x15, regval & ~(1<<5));
 502        vga_wseq(par->state.vgabase, 0x15, regval |  (1<<5));
 503        vga_wseq(par->state.vgabase, 0x15, regval & ~(1<<5));
 504}
 505
 506
 507/* Open framebuffer */
 508
 509static int s3fb_open(struct fb_info *info, int user)
 510{
 511        struct s3fb_info *par = info->par;
 512
 513        mutex_lock(&(par->open_lock));
 514        if (par->ref_count == 0) {
 515                void __iomem *vgabase = par->state.vgabase;
 516
 517                memset(&(par->state), 0, sizeof(struct vgastate));
 518                par->state.vgabase = vgabase;
 519                par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
 520                par->state.num_crtc = 0x70;
 521                par->state.num_seq = 0x20;
 522                save_vga(&(par->state));
 523        }
 524
 525        par->ref_count++;
 526        mutex_unlock(&(par->open_lock));
 527
 528        return 0;
 529}
 530
 531/* Close framebuffer */
 532
 533static int s3fb_release(struct fb_info *info, int user)
 534{
 535        struct s3fb_info *par = info->par;
 536
 537        mutex_lock(&(par->open_lock));
 538        if (par->ref_count == 0) {
 539                mutex_unlock(&(par->open_lock));
 540                return -EINVAL;
 541        }
 542
 543        if (par->ref_count == 1)
 544                restore_vga(&(par->state));
 545
 546        par->ref_count--;
 547        mutex_unlock(&(par->open_lock));
 548
 549        return 0;
 550}
 551
 552/* Validate passed in var */
 553
 554static int s3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
 555{
 556        struct s3fb_info *par = info->par;
 557        int rv, mem, step;
 558        u16 m, n, r;
 559
 560        /* Find appropriate format */
 561        rv = svga_match_format (s3fb_formats, var, NULL);
 562
 563        /* 32bpp mode is not supported on VIRGE VX,
 564           24bpp is not supported on others */
 565        if ((par->chip == CHIP_988_VIRGE_VX) ? (rv == 7) : (rv == 6))
 566                rv = -EINVAL;
 567
 568        if (rv < 0) {
 569                printk(KERN_ERR "fb%d: unsupported mode requested\n", info->node);
 570                return rv;
 571        }
 572
 573        /* Do not allow to have real resoulution larger than virtual */
 574        if (var->xres > var->xres_virtual)
 575                var->xres_virtual = var->xres;
 576
 577        if (var->yres > var->yres_virtual)
 578                var->yres_virtual = var->yres;
 579
 580        /* Round up xres_virtual to have proper alignment of lines */
 581        step = s3fb_formats[rv].xresstep - 1;
 582        var->xres_virtual = (var->xres_virtual+step) & ~step;
 583
 584        /* Check whether have enough memory */
 585        mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
 586        if (mem > info->screen_size) {
 587                printk(KERN_ERR "fb%d: not enough framebuffer memory (%d kB requested , %d kB available)\n",
 588                        info->node, mem >> 10, (unsigned int) (info->screen_size >> 10));
 589                return -EINVAL;
 590        }
 591
 592        rv = svga_check_timings (&s3_timing_regs, var, info->node);
 593        if (rv < 0) {
 594                printk(KERN_ERR "fb%d: invalid timings requested\n", info->node);
 595                return rv;
 596        }
 597
 598        rv = svga_compute_pll(&s3_pll, PICOS2KHZ(var->pixclock), &m, &n, &r,
 599                                info->node);
 600        if (rv < 0) {
 601                printk(KERN_ERR "fb%d: invalid pixclock value requested\n",
 602                        info->node);
 603                return rv;
 604        }
 605
 606        return 0;
 607}
 608
 609/* Set video mode from par */
 610
 611static int s3fb_set_par(struct fb_info *info)
 612{
 613        struct s3fb_info *par = info->par;
 614        u32 value, mode, hmul, offset_value, screen_size, multiplex, dbytes;
 615        u32 bpp = info->var.bits_per_pixel;
 616        u32 htotal, hsstart;
 617
 618        if (bpp != 0) {
 619                info->fix.ypanstep = 1;
 620                info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
 621
 622                info->flags &= ~FBINFO_MISC_TILEBLITTING;
 623                info->tileops = NULL;
 624
 625                /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
 626                info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
 627                info->pixmap.blit_y = ~(u32)0;
 628
 629                offset_value = (info->var.xres_virtual * bpp) / 64;
 630                screen_size = info->var.yres_virtual * info->fix.line_length;
 631        } else {
 632                info->fix.ypanstep = 16;
 633                info->fix.line_length = 0;
 634
 635                info->flags |= FBINFO_MISC_TILEBLITTING;
 636                info->tileops = fasttext ? &s3fb_fast_tile_ops : &s3fb_tile_ops;
 637
 638                /* supports 8x16 tiles only */
 639                info->pixmap.blit_x = 1 << (8 - 1);
 640                info->pixmap.blit_y = 1 << (16 - 1);
 641
 642                offset_value = info->var.xres_virtual / 16;
 643                screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
 644        }
 645
 646        info->var.xoffset = 0;
 647        info->var.yoffset = 0;
 648        info->var.activate = FB_ACTIVATE_NOW;
 649
 650        /* Unlock registers */
 651        vga_wcrt(par->state.vgabase, 0x38, 0x48);
 652        vga_wcrt(par->state.vgabase, 0x39, 0xA5);
 653        vga_wseq(par->state.vgabase, 0x08, 0x06);
 654        svga_wcrt_mask(par->state.vgabase, 0x11, 0x00, 0x80);
 655
 656        /* Blank screen and turn off sync */
 657        svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
 658        svga_wcrt_mask(par->state.vgabase, 0x17, 0x00, 0x80);
 659
 660        /* Set default values */
 661        svga_set_default_gfx_regs(par->state.vgabase);
 662        svga_set_default_atc_regs(par->state.vgabase);
 663        svga_set_default_seq_regs(par->state.vgabase);
 664        svga_set_default_crt_regs(par->state.vgabase);
 665        svga_wcrt_multi(par->state.vgabase, s3_line_compare_regs, 0xFFFFFFFF);
 666        svga_wcrt_multi(par->state.vgabase, s3_start_address_regs, 0);
 667
 668        /* S3 specific initialization */
 669        svga_wcrt_mask(par->state.vgabase, 0x58, 0x10, 0x10); /* enable linear framebuffer */
 670        svga_wcrt_mask(par->state.vgabase, 0x31, 0x08, 0x08); /* enable sequencer access to framebuffer above 256 kB */
 671
 672/*      svga_wcrt_mask(par->state.vgabase, 0x33, 0x08, 0x08); */ /* DDR ?       */
 673/*      svga_wcrt_mask(par->state.vgabase, 0x43, 0x01, 0x01); */ /* DDR ?       */
 674        svga_wcrt_mask(par->state.vgabase, 0x33, 0x00, 0x08); /* no DDR ?       */
 675        svga_wcrt_mask(par->state.vgabase, 0x43, 0x00, 0x01); /* no DDR ?       */
 676
 677        svga_wcrt_mask(par->state.vgabase, 0x5D, 0x00, 0x28); /* Clear strange HSlen bits */
 678
 679/*      svga_wcrt_mask(par->state.vgabase, 0x58, 0x03, 0x03); */
 680
 681/*      svga_wcrt_mask(par->state.vgabase, 0x53, 0x12, 0x13); */ /* enable MMIO */
 682/*      svga_wcrt_mask(par->state.vgabase, 0x40, 0x08, 0x08); */ /* enable write buffer */
 683
 684
 685        /* Set the offset register */
 686        pr_debug("fb%d: offset register       : %d\n", info->node, offset_value);
 687        svga_wcrt_multi(par->state.vgabase, s3_offset_regs, offset_value);
 688
 689        if (par->chip != CHIP_357_VIRGE_GX2 &&
 690            par->chip != CHIP_359_VIRGE_GX2P &&
 691            par->chip != CHIP_360_TRIO3D_1X &&
 692            par->chip != CHIP_362_TRIO3D_2X &&
 693            par->chip != CHIP_368_TRIO3D_2X) {
 694                vga_wcrt(par->state.vgabase, 0x54, 0x18); /* M parameter */
 695                vga_wcrt(par->state.vgabase, 0x60, 0xff); /* N parameter */
 696                vga_wcrt(par->state.vgabase, 0x61, 0xff); /* L parameter */
 697                vga_wcrt(par->state.vgabase, 0x62, 0xff); /* L parameter */
 698        }
 699
 700        vga_wcrt(par->state.vgabase, 0x3A, 0x35);
 701        svga_wattr(par->state.vgabase, 0x33, 0x00);
 702
 703        if (info->var.vmode & FB_VMODE_DOUBLE)
 704                svga_wcrt_mask(par->state.vgabase, 0x09, 0x80, 0x80);
 705        else
 706                svga_wcrt_mask(par->state.vgabase, 0x09, 0x00, 0x80);
 707
 708        if (info->var.vmode & FB_VMODE_INTERLACED)
 709                svga_wcrt_mask(par->state.vgabase, 0x42, 0x20, 0x20);
 710        else
 711                svga_wcrt_mask(par->state.vgabase, 0x42, 0x00, 0x20);
 712
 713        /* Disable hardware graphics cursor */
 714        svga_wcrt_mask(par->state.vgabase, 0x45, 0x00, 0x01);
 715        /* Disable Streams engine */
 716        svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0x0C);
 717
 718        mode = svga_match_format(s3fb_formats, &(info->var), &(info->fix));
 719
 720        /* S3 virge DX hack */
 721        if (par->chip == CHIP_375_VIRGE_DX) {
 722                vga_wcrt(par->state.vgabase, 0x86, 0x80);
 723                vga_wcrt(par->state.vgabase, 0x90, 0x00);
 724        }
 725
 726        /* S3 virge VX hack */
 727        if (par->chip == CHIP_988_VIRGE_VX) {
 728                vga_wcrt(par->state.vgabase, 0x50, 0x00);
 729                vga_wcrt(par->state.vgabase, 0x67, 0x50);
 730
 731                vga_wcrt(par->state.vgabase, 0x63, (mode <= 2) ? 0x90 : 0x09);
 732                vga_wcrt(par->state.vgabase, 0x66, 0x90);
 733        }
 734
 735        if (par->chip == CHIP_357_VIRGE_GX2 ||
 736            par->chip == CHIP_359_VIRGE_GX2P ||
 737            par->chip == CHIP_360_TRIO3D_1X ||
 738            par->chip == CHIP_362_TRIO3D_2X ||
 739            par->chip == CHIP_368_TRIO3D_2X ||
 740            par->chip == CHIP_365_TRIO3D    ||
 741            par->chip == CHIP_375_VIRGE_DX  ||
 742            par->chip == CHIP_385_VIRGE_GX) {
 743                dbytes = info->var.xres * ((bpp+7)/8);
 744                vga_wcrt(par->state.vgabase, 0x91, (dbytes + 7) / 8);
 745                vga_wcrt(par->state.vgabase, 0x90, (((dbytes + 7) / 8) >> 8) | 0x80);
 746
 747                vga_wcrt(par->state.vgabase, 0x66, 0x81);
 748        }
 749
 750        if (par->chip == CHIP_357_VIRGE_GX2  ||
 751            par->chip == CHIP_359_VIRGE_GX2P ||
 752            par->chip == CHIP_360_TRIO3D_1X ||
 753            par->chip == CHIP_362_TRIO3D_2X ||
 754            par->chip == CHIP_368_TRIO3D_2X)
 755                vga_wcrt(par->state.vgabase, 0x34, 0x00);
 756        else    /* enable Data Transfer Position Control (DTPC) */
 757                vga_wcrt(par->state.vgabase, 0x34, 0x10);
 758
 759        svga_wcrt_mask(par->state.vgabase, 0x31, 0x00, 0x40);
 760        multiplex = 0;
 761        hmul = 1;
 762
 763        /* Set mode-specific register values */
 764        switch (mode) {
 765        case 0:
 766                pr_debug("fb%d: text mode\n", info->node);
 767                svga_set_textmode_vga_regs(par->state.vgabase);
 768
 769                /* Set additional registers like in 8-bit mode */
 770                svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
 771                svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
 772
 773                /* Disable enhanced mode */
 774                svga_wcrt_mask(par->state.vgabase, 0x3A, 0x00, 0x30);
 775
 776                if (fasttext) {
 777                        pr_debug("fb%d: high speed text mode set\n", info->node);
 778                        svga_wcrt_mask(par->state.vgabase, 0x31, 0x40, 0x40);
 779                }
 780                break;
 781        case 1:
 782                pr_debug("fb%d: 4 bit pseudocolor\n", info->node);
 783                vga_wgfx(par->state.vgabase, VGA_GFX_MODE, 0x40);
 784
 785                /* Set additional registers like in 8-bit mode */
 786                svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
 787                svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
 788
 789                /* disable enhanced mode */
 790                svga_wcrt_mask(par->state.vgabase, 0x3A, 0x00, 0x30);
 791                break;
 792        case 2:
 793                pr_debug("fb%d: 4 bit pseudocolor, planar\n", info->node);
 794
 795                /* Set additional registers like in 8-bit mode */
 796                svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
 797                svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
 798
 799                /* disable enhanced mode */
 800                svga_wcrt_mask(par->state.vgabase, 0x3A, 0x00, 0x30);
 801                break;
 802        case 3:
 803                pr_debug("fb%d: 8 bit pseudocolor\n", info->node);
 804                svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
 805                if (info->var.pixclock > 20000 ||
 806                    par->chip == CHIP_357_VIRGE_GX2 ||
 807                    par->chip == CHIP_359_VIRGE_GX2P ||
 808                    par->chip == CHIP_360_TRIO3D_1X ||
 809                    par->chip == CHIP_362_TRIO3D_2X ||
 810                    par->chip == CHIP_368_TRIO3D_2X)
 811                        svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
 812                else {
 813                        svga_wcrt_mask(par->state.vgabase, 0x67, 0x10, 0xF0);
 814                        multiplex = 1;
 815                }
 816                break;
 817        case 4:
 818                pr_debug("fb%d: 5/5/5 truecolor\n", info->node);
 819                if (par->chip == CHIP_988_VIRGE_VX) {
 820                        if (info->var.pixclock > 20000)
 821                                svga_wcrt_mask(par->state.vgabase, 0x67, 0x20, 0xF0);
 822                        else
 823                                svga_wcrt_mask(par->state.vgabase, 0x67, 0x30, 0xF0);
 824                } else if (par->chip == CHIP_365_TRIO3D) {
 825                        svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
 826                        if (info->var.pixclock > 8695) {
 827                                svga_wcrt_mask(par->state.vgabase, 0x67, 0x30, 0xF0);
 828                                hmul = 2;
 829                        } else {
 830                                svga_wcrt_mask(par->state.vgabase, 0x67, 0x20, 0xF0);
 831                                multiplex = 1;
 832                        }
 833                } else {
 834                        svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
 835                        svga_wcrt_mask(par->state.vgabase, 0x67, 0x30, 0xF0);
 836                        if (par->chip != CHIP_357_VIRGE_GX2 &&
 837                            par->chip != CHIP_359_VIRGE_GX2P &&
 838                            par->chip != CHIP_360_TRIO3D_1X &&
 839                            par->chip != CHIP_362_TRIO3D_2X &&
 840                            par->chip != CHIP_368_TRIO3D_2X)
 841                                hmul = 2;
 842                }
 843                break;
 844        case 5:
 845                pr_debug("fb%d: 5/6/5 truecolor\n", info->node);
 846                if (par->chip == CHIP_988_VIRGE_VX) {
 847                        if (info->var.pixclock > 20000)
 848                                svga_wcrt_mask(par->state.vgabase, 0x67, 0x40, 0xF0);
 849                        else
 850                                svga_wcrt_mask(par->state.vgabase, 0x67, 0x50, 0xF0);
 851                } else if (par->chip == CHIP_365_TRIO3D) {
 852                        svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
 853                        if (info->var.pixclock > 8695) {
 854                                svga_wcrt_mask(par->state.vgabase, 0x67, 0x50, 0xF0);
 855                                hmul = 2;
 856                        } else {
 857                                svga_wcrt_mask(par->state.vgabase, 0x67, 0x40, 0xF0);
 858                                multiplex = 1;
 859                        }
 860                } else {
 861                        svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
 862                        svga_wcrt_mask(par->state.vgabase, 0x67, 0x50, 0xF0);
 863                        if (par->chip != CHIP_357_VIRGE_GX2 &&
 864                            par->chip != CHIP_359_VIRGE_GX2P &&
 865                            par->chip != CHIP_360_TRIO3D_1X &&
 866                            par->chip != CHIP_362_TRIO3D_2X &&
 867                            par->chip != CHIP_368_TRIO3D_2X)
 868                                hmul = 2;
 869                }
 870                break;
 871        case 6:
 872                /* VIRGE VX case */
 873                pr_debug("fb%d: 8/8/8 truecolor\n", info->node);
 874                svga_wcrt_mask(par->state.vgabase, 0x67, 0xD0, 0xF0);
 875                break;
 876        case 7:
 877                pr_debug("fb%d: 8/8/8/8 truecolor\n", info->node);
 878                svga_wcrt_mask(par->state.vgabase, 0x50, 0x30, 0x30);
 879                svga_wcrt_mask(par->state.vgabase, 0x67, 0xD0, 0xF0);
 880                break;
 881        default:
 882                printk(KERN_ERR "fb%d: unsupported mode - bug\n", info->node);
 883                return -EINVAL;
 884        }
 885
 886        if (par->chip != CHIP_988_VIRGE_VX) {
 887                svga_wseq_mask(par->state.vgabase, 0x15, multiplex ? 0x10 : 0x00, 0x10);
 888                svga_wseq_mask(par->state.vgabase, 0x18, multiplex ? 0x80 : 0x00, 0x80);
 889        }
 890
 891        s3_set_pixclock(info, info->var.pixclock);
 892        svga_set_timings(par->state.vgabase, &s3_timing_regs, &(info->var), hmul, 1,
 893                         (info->var.vmode & FB_VMODE_DOUBLE)     ? 2 : 1,
 894                         (info->var.vmode & FB_VMODE_INTERLACED) ? 2 : 1,
 895                         hmul, info->node);
 896
 897        /* Set interlaced mode start/end register */
 898        htotal = info->var.xres + info->var.left_margin + info->var.right_margin + info->var.hsync_len;
 899        htotal = ((htotal * hmul) / 8) - 5;
 900        vga_wcrt(par->state.vgabase, 0x3C, (htotal + 1) / 2);
 901
 902        /* Set Data Transfer Position */
 903        hsstart = ((info->var.xres + info->var.right_margin) * hmul) / 8;
 904        value = clamp((htotal + hsstart + 1) / 2, hsstart + 4, htotal + 1);
 905        svga_wcrt_multi(par->state.vgabase, s3_dtpc_regs, value);
 906
 907        memset_io(info->screen_base, 0x00, screen_size);
 908        /* Device and screen back on */
 909        svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
 910        svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
 911
 912        return 0;
 913}
 914
 915/* Set a colour register */
 916
 917static int s3fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
 918                                u_int transp, struct fb_info *fb)
 919{
 920        switch (fb->var.bits_per_pixel) {
 921        case 0:
 922        case 4:
 923                if (regno >= 16)
 924                        return -EINVAL;
 925
 926                if ((fb->var.bits_per_pixel == 4) &&
 927                    (fb->var.nonstd == 0)) {
 928                        outb(0xF0, VGA_PEL_MSK);
 929                        outb(regno*16, VGA_PEL_IW);
 930                } else {
 931                        outb(0x0F, VGA_PEL_MSK);
 932                        outb(regno, VGA_PEL_IW);
 933                }
 934                outb(red >> 10, VGA_PEL_D);
 935                outb(green >> 10, VGA_PEL_D);
 936                outb(blue >> 10, VGA_PEL_D);
 937                break;
 938        case 8:
 939                if (regno >= 256)
 940                        return -EINVAL;
 941
 942                outb(0xFF, VGA_PEL_MSK);
 943                outb(regno, VGA_PEL_IW);
 944                outb(red >> 10, VGA_PEL_D);
 945                outb(green >> 10, VGA_PEL_D);
 946                outb(blue >> 10, VGA_PEL_D);
 947                break;
 948        case 16:
 949                if (regno >= 16)
 950                        return 0;
 951
 952                if (fb->var.green.length == 5)
 953                        ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
 954                                ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
 955                else if (fb->var.green.length == 6)
 956                        ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
 957                                ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
 958                else return -EINVAL;
 959                break;
 960        case 24:
 961        case 32:
 962                if (regno >= 16)
 963                        return 0;
 964
 965                ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
 966                        (green & 0xFF00) | ((blue & 0xFF00) >> 8);
 967                break;
 968        default:
 969                return -EINVAL;
 970        }
 971
 972        return 0;
 973}
 974
 975
 976/* Set the display blanking state */
 977
 978static int s3fb_blank(int blank_mode, struct fb_info *info)
 979{
 980        struct s3fb_info *par = info->par;
 981
 982        switch (blank_mode) {
 983        case FB_BLANK_UNBLANK:
 984                pr_debug("fb%d: unblank\n", info->node);
 985                svga_wcrt_mask(par->state.vgabase, 0x56, 0x00, 0x06);
 986                svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
 987                break;
 988        case FB_BLANK_NORMAL:
 989                pr_debug("fb%d: blank\n", info->node);
 990                svga_wcrt_mask(par->state.vgabase, 0x56, 0x00, 0x06);
 991                svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
 992                break;
 993        case FB_BLANK_HSYNC_SUSPEND:
 994                pr_debug("fb%d: hsync\n", info->node);
 995                svga_wcrt_mask(par->state.vgabase, 0x56, 0x02, 0x06);
 996                svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
 997                break;
 998        case FB_BLANK_VSYNC_SUSPEND:
 999                pr_debug("fb%d: vsync\n", info->node);
1000                svga_wcrt_mask(par->state.vgabase, 0x56, 0x04, 0x06);
1001                svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
1002                break;
1003        case FB_BLANK_POWERDOWN:
1004                pr_debug("fb%d: sync down\n", info->node);
1005                svga_wcrt_mask(par->state.vgabase, 0x56, 0x06, 0x06);
1006                svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
1007                break;
1008        }
1009
1010        return 0;
1011}
1012
1013
1014/* Pan the display */
1015
1016static int s3fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
1017{
1018        struct s3fb_info *par = info->par;
1019        unsigned int offset;
1020
1021        /* Calculate the offset */
1022        if (info->var.bits_per_pixel == 0) {
1023                offset = (var->yoffset / 16) * (info->var.xres_virtual / 2)
1024                       + (var->xoffset / 2);
1025                offset = offset >> 2;
1026        } else {
1027                offset = (var->yoffset * info->fix.line_length) +
1028                         (var->xoffset * info->var.bits_per_pixel / 8);
1029                offset = offset >> 2;
1030        }
1031
1032        /* Set the offset */
1033        svga_wcrt_multi(par->state.vgabase, s3_start_address_regs, offset);
1034
1035        return 0;
1036}
1037
1038/* ------------------------------------------------------------------------- */
1039
1040/* Frame buffer operations */
1041
1042static struct fb_ops s3fb_ops = {
1043        .owner          = THIS_MODULE,
1044        .fb_open        = s3fb_open,
1045        .fb_release     = s3fb_release,
1046        .fb_check_var   = s3fb_check_var,
1047        .fb_set_par     = s3fb_set_par,
1048        .fb_setcolreg   = s3fb_setcolreg,
1049        .fb_blank       = s3fb_blank,
1050        .fb_pan_display = s3fb_pan_display,
1051        .fb_fillrect    = s3fb_fillrect,
1052        .fb_copyarea    = cfb_copyarea,
1053        .fb_imageblit   = s3fb_imageblit,
1054        .fb_get_caps    = svga_get_caps,
1055};
1056
1057/* ------------------------------------------------------------------------- */
1058
1059static int __devinit s3_identification(struct s3fb_info *par)
1060{
1061        int chip = par->chip;
1062
1063        if (chip == CHIP_XXX_TRIO) {
1064                u8 cr30 = vga_rcrt(par->state.vgabase, 0x30);
1065                u8 cr2e = vga_rcrt(par->state.vgabase, 0x2e);
1066                u8 cr2f = vga_rcrt(par->state.vgabase, 0x2f);
1067
1068                if ((cr30 == 0xE0) || (cr30 == 0xE1)) {
1069                        if (cr2e == 0x10)
1070                                return CHIP_732_TRIO32;
1071                        if (cr2e == 0x11) {
1072                                if (! (cr2f & 0x40))
1073                                        return CHIP_764_TRIO64;
1074                                else
1075                                        return CHIP_765_TRIO64VP;
1076                        }
1077                }
1078        }
1079
1080        if (chip == CHIP_XXX_TRIO64V2_DXGX) {
1081                u8 cr6f = vga_rcrt(par->state.vgabase, 0x6f);
1082
1083                if (! (cr6f & 0x01))
1084                        return CHIP_775_TRIO64V2_DX;
1085                else
1086                        return CHIP_785_TRIO64V2_GX;
1087        }
1088
1089        if (chip == CHIP_XXX_VIRGE_DXGX) {
1090                u8 cr6f = vga_rcrt(par->state.vgabase, 0x6f);
1091
1092                if (! (cr6f & 0x01))
1093                        return CHIP_375_VIRGE_DX;
1094                else
1095                        return CHIP_385_VIRGE_GX;
1096        }
1097
1098        if (chip == CHIP_36X_TRIO3D_1X_2X) {
1099                switch (vga_rcrt(par->state.vgabase, 0x2f)) {
1100                case 0x00:
1101                        return CHIP_360_TRIO3D_1X;
1102                case 0x01:
1103                        return CHIP_362_TRIO3D_2X;
1104                case 0x02:
1105                        return CHIP_368_TRIO3D_2X;
1106                }
1107        }
1108
1109        return CHIP_UNKNOWN;
1110}
1111
1112
1113/* PCI probe */
1114
1115static int __devinit s3_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
1116{
1117        struct pci_bus_region bus_reg;
1118        struct resource vga_res;
1119        struct fb_info *info;
1120        struct s3fb_info *par;
1121        int rc;
1122        u8 regval, cr38, cr39;
1123        bool found = false;
1124
1125        /* Ignore secondary VGA device because there is no VGA arbitration */
1126        if (! svga_primary_device(dev)) {
1127                dev_info(&(dev->dev), "ignoring secondary device\n");
1128                return -ENODEV;
1129        }
1130
1131        /* Allocate and fill driver data structure */
1132        info = framebuffer_alloc(sizeof(struct s3fb_info), &(dev->dev));
1133        if (!info) {
1134                dev_err(&(dev->dev), "cannot allocate memory\n");
1135                return -ENOMEM;
1136        }
1137
1138        par = info->par;
1139        mutex_init(&par->open_lock);
1140
1141        info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
1142        info->fbops = &s3fb_ops;
1143
1144        /* Prepare PCI device */
1145        rc = pci_enable_device(dev);
1146        if (rc < 0) {
1147                dev_err(info->device, "cannot enable PCI device\n");
1148                goto err_enable_device;
1149        }
1150
1151        rc = pci_request_regions(dev, "s3fb");
1152        if (rc < 0) {
1153                dev_err(info->device, "cannot reserve framebuffer region\n");
1154                goto err_request_regions;
1155        }
1156
1157
1158        info->fix.smem_start = pci_resource_start(dev, 0);
1159        info->fix.smem_len = pci_resource_len(dev, 0);
1160
1161        /* Map physical IO memory address into kernel space */
1162        info->screen_base = pci_iomap(dev, 0, 0);
1163        if (! info->screen_base) {
1164                rc = -ENOMEM;
1165                dev_err(info->device, "iomap for framebuffer failed\n");
1166                goto err_iomap;
1167        }
1168
1169        bus_reg.start = 0;
1170        bus_reg.end = 64 * 1024;
1171
1172        vga_res.flags = IORESOURCE_IO;
1173
1174        pcibios_bus_to_resource(dev, &vga_res, &bus_reg);
1175
1176        par->state.vgabase = (void __iomem *) vga_res.start;
1177
1178        /* Unlock regs */
1179        cr38 = vga_rcrt(par->state.vgabase, 0x38);
1180        cr39 = vga_rcrt(par->state.vgabase, 0x39);
1181        vga_wseq(par->state.vgabase, 0x08, 0x06);
1182        vga_wcrt(par->state.vgabase, 0x38, 0x48);
1183        vga_wcrt(par->state.vgabase, 0x39, 0xA5);
1184
1185        /* Identify chip type */
1186        par->chip = id->driver_data & CHIP_MASK;
1187        par->rev = vga_rcrt(par->state.vgabase, 0x2f);
1188        if (par->chip & CHIP_UNDECIDED_FLAG)
1189                par->chip = s3_identification(par);
1190
1191        /* Find how many physical memory there is on card */
1192        /* 0x36 register is accessible even if other registers are locked */
1193        regval = vga_rcrt(par->state.vgabase, 0x36);
1194        if (par->chip == CHIP_360_TRIO3D_1X ||
1195            par->chip == CHIP_362_TRIO3D_2X ||
1196            par->chip == CHIP_368_TRIO3D_2X ||
1197            par->chip == CHIP_365_TRIO3D) {
1198                switch ((regval & 0xE0) >> 5) {
1199                case 0: /* 8MB -- only 4MB usable for display */
1200                case 1: /* 4MB with 32-bit bus */
1201                case 2: /* 4MB */
1202                        info->screen_size = 4 << 20;
1203                        break;
1204                case 4: /* 2MB on 365 Trio3D */
1205                case 6: /* 2MB */
1206                        info->screen_size = 2 << 20;
1207                        break;
1208                }
1209        } else if (par->chip == CHIP_357_VIRGE_GX2 ||
1210                   par->chip == CHIP_359_VIRGE_GX2P) {
1211                switch ((regval & 0xC0) >> 6) {
1212                case 1: /* 4MB */
1213                        info->screen_size = 4 << 20;
1214                        break;
1215                case 3: /* 2MB */
1216                        info->screen_size = 2 << 20;
1217                        break;
1218                }
1219        } else
1220                info->screen_size = s3_memsizes[regval >> 5] << 10;
1221        info->fix.smem_len = info->screen_size;
1222
1223        /* Find MCLK frequency */
1224        regval = vga_rseq(par->state.vgabase, 0x10);
1225        par->mclk_freq = ((vga_rseq(par->state.vgabase, 0x11) + 2) * 14318) / ((regval & 0x1F)  + 2);
1226        par->mclk_freq = par->mclk_freq >> (regval >> 5);
1227
1228        /* Restore locks */
1229        vga_wcrt(par->state.vgabase, 0x38, cr38);
1230        vga_wcrt(par->state.vgabase, 0x39, cr39);
1231
1232        strcpy(info->fix.id, s3_names [par->chip]);
1233        info->fix.mmio_start = 0;
1234        info->fix.mmio_len = 0;
1235        info->fix.type = FB_TYPE_PACKED_PIXELS;
1236        info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
1237        info->fix.ypanstep = 0;
1238        info->fix.accel = FB_ACCEL_NONE;
1239        info->pseudo_palette = (void*) (par->pseudo_palette);
1240        info->var.bits_per_pixel = 8;
1241
1242#ifdef CONFIG_FB_S3_DDC
1243        /* Enable MMIO if needed */
1244        if (s3fb_ddc_needs_mmio(par->chip)) {
1245                par->mmio = ioremap(info->fix.smem_start + MMIO_OFFSET, MMIO_SIZE);
1246                if (par->mmio)
1247                        svga_wcrt_mask(par->state.vgabase, 0x53, 0x08, 0x08);   /* enable MMIO */
1248                else
1249                        dev_err(info->device, "unable to map MMIO at 0x%lx, disabling DDC",
1250                                info->fix.smem_start + MMIO_OFFSET);
1251        }
1252        if (!s3fb_ddc_needs_mmio(par->chip) || par->mmio)
1253                if (s3fb_setup_ddc_bus(info) == 0) {
1254                        u8 *edid = fb_ddc_read(&par->ddc_adapter);
1255                        par->ddc_registered = true;
1256                        if (edid) {
1257                                fb_edid_to_monspecs(edid, &info->monspecs);
1258                                kfree(edid);
1259                                if (!info->monspecs.modedb)
1260                                        dev_err(info->device, "error getting mode database\n");
1261                                else {
1262                                        const struct fb_videomode *m;
1263
1264                                        fb_videomode_to_modelist(info->monspecs.modedb,
1265                                                                 info->monspecs.modedb_len,
1266                                                                 &info->modelist);
1267                                        m = fb_find_best_display(&info->monspecs, &info->modelist);
1268                                        if (m) {
1269                                                fb_videomode_to_var(&info->var, m);
1270                                                /* fill all other info->var's fields */
1271                                                if (s3fb_check_var(&info->var, info) == 0)
1272                                                        found = true;
1273                                        }
1274                                }
1275                        }
1276                }
1277#endif
1278        if (!mode_option && !found)
1279                mode_option = "640x480-8@60";
1280
1281        /* Prepare startup mode */
1282        if (mode_option) {
1283                rc = fb_find_mode(&info->var, info, mode_option,
1284                                   info->monspecs.modedb, info->monspecs.modedb_len,
1285                                   NULL, info->var.bits_per_pixel);
1286                if (!rc || rc == 4) {
1287                        rc = -EINVAL;
1288                        dev_err(info->device, "mode %s not found\n", mode_option);
1289                        fb_destroy_modedb(info->monspecs.modedb);
1290                        info->monspecs.modedb = NULL;
1291                        goto err_find_mode;
1292                }
1293        }
1294
1295        fb_destroy_modedb(info->monspecs.modedb);
1296        info->monspecs.modedb = NULL;
1297
1298        /* maximize virtual vertical size for fast scrolling */
1299        info->var.yres_virtual = info->fix.smem_len * 8 /
1300                        (info->var.bits_per_pixel * info->var.xres_virtual);
1301        if (info->var.yres_virtual < info->var.yres) {
1302                dev_err(info->device, "virtual vertical size smaller than real\n");
1303                goto err_find_mode;
1304        }
1305
1306        /* maximize virtual vertical size for fast scrolling */
1307        info->var.yres_virtual = info->fix.smem_len * 8 /
1308                        (info->var.bits_per_pixel * info->var.xres_virtual);
1309        if (info->var.yres_virtual < info->var.yres) {
1310                dev_err(info->device, "virtual vertical size smaller than real\n");
1311                goto err_find_mode;
1312        }
1313
1314        rc = fb_alloc_cmap(&info->cmap, 256, 0);
1315        if (rc < 0) {
1316                dev_err(info->device, "cannot allocate colormap\n");
1317                goto err_alloc_cmap;
1318        }
1319
1320        rc = register_framebuffer(info);
1321        if (rc < 0) {
1322                dev_err(info->device, "cannot register framebuffer\n");
1323                goto err_reg_fb;
1324        }
1325
1326        printk(KERN_INFO "fb%d: %s on %s, %d MB RAM, %d MHz MCLK\n", info->node, info->fix.id,
1327                 pci_name(dev), info->fix.smem_len >> 20, (par->mclk_freq + 500) / 1000);
1328
1329        if (par->chip == CHIP_UNKNOWN)
1330                printk(KERN_INFO "fb%d: unknown chip, CR2D=%x, CR2E=%x, CRT2F=%x, CRT30=%x\n",
1331                        info->node, vga_rcrt(par->state.vgabase, 0x2d), vga_rcrt(par->state.vgabase, 0x2e),
1332                        vga_rcrt(par->state.vgabase, 0x2f), vga_rcrt(par->state.vgabase, 0x30));
1333
1334        /* Record a reference to the driver data */
1335        pci_set_drvdata(dev, info);
1336
1337#ifdef CONFIG_MTRR
1338        if (mtrr) {
1339                par->mtrr_reg = -1;
1340                par->mtrr_reg = mtrr_add(info->fix.smem_start, info->fix.smem_len, MTRR_TYPE_WRCOMB, 1);
1341        }
1342#endif
1343
1344        return 0;
1345
1346        /* Error handling */
1347err_reg_fb:
1348        fb_dealloc_cmap(&info->cmap);
1349err_alloc_cmap:
1350err_find_mode:
1351#ifdef CONFIG_FB_S3_DDC
1352        if (par->ddc_registered)
1353                i2c_del_adapter(&par->ddc_adapter);
1354        if (par->mmio)
1355                iounmap(par->mmio);
1356#endif
1357        pci_iounmap(dev, info->screen_base);
1358err_iomap:
1359        pci_release_regions(dev);
1360err_request_regions:
1361/*      pci_disable_device(dev); */
1362err_enable_device:
1363        framebuffer_release(info);
1364        return rc;
1365}
1366
1367
1368/* PCI remove */
1369
1370static void __devexit s3_pci_remove(struct pci_dev *dev)
1371{
1372        struct fb_info *info = pci_get_drvdata(dev);
1373        struct s3fb_info __maybe_unused *par = info->par;
1374
1375        if (info) {
1376
1377#ifdef CONFIG_MTRR
1378                if (par->mtrr_reg >= 0) {
1379                        mtrr_del(par->mtrr_reg, 0, 0);
1380                        par->mtrr_reg = -1;
1381                }
1382#endif
1383
1384                unregister_framebuffer(info);
1385                fb_dealloc_cmap(&info->cmap);
1386
1387#ifdef CONFIG_FB_S3_DDC
1388                if (par->ddc_registered)
1389                        i2c_del_adapter(&par->ddc_adapter);
1390                if (par->mmio)
1391                        iounmap(par->mmio);
1392#endif
1393
1394                pci_iounmap(dev, info->screen_base);
1395                pci_release_regions(dev);
1396/*              pci_disable_device(dev); */
1397
1398                pci_set_drvdata(dev, NULL);
1399                framebuffer_release(info);
1400        }
1401}
1402
1403/* PCI suspend */
1404
1405static int s3_pci_suspend(struct pci_dev* dev, pm_message_t state)
1406{
1407        struct fb_info *info = pci_get_drvdata(dev);
1408        struct s3fb_info *par = info->par;
1409
1410        dev_info(info->device, "suspend\n");
1411
1412        console_lock();
1413        mutex_lock(&(par->open_lock));
1414
1415        if ((state.event == PM_EVENT_FREEZE) || (par->ref_count == 0)) {
1416                mutex_unlock(&(par->open_lock));
1417                console_unlock();
1418                return 0;
1419        }
1420
1421        fb_set_suspend(info, 1);
1422
1423        pci_save_state(dev);
1424        pci_disable_device(dev);
1425        pci_set_power_state(dev, pci_choose_state(dev, state));
1426
1427        mutex_unlock(&(par->open_lock));
1428        console_unlock();
1429
1430        return 0;
1431}
1432
1433
1434/* PCI resume */
1435
1436static int s3_pci_resume(struct pci_dev* dev)
1437{
1438        struct fb_info *info = pci_get_drvdata(dev);
1439        struct s3fb_info *par = info->par;
1440        int err;
1441
1442        dev_info(info->device, "resume\n");
1443
1444        console_lock();
1445        mutex_lock(&(par->open_lock));
1446
1447        if (par->ref_count == 0) {
1448                mutex_unlock(&(par->open_lock));
1449                console_unlock();
1450                return 0;
1451        }
1452
1453        pci_set_power_state(dev, PCI_D0);
1454        pci_restore_state(dev);
1455        err = pci_enable_device(dev);
1456        if (err) {
1457                mutex_unlock(&(par->open_lock));
1458                console_unlock();
1459                dev_err(info->device, "error %d enabling device for resume\n", err);
1460                return err;
1461        }
1462        pci_set_master(dev);
1463
1464        s3fb_set_par(info);
1465        fb_set_suspend(info, 0);
1466
1467        mutex_unlock(&(par->open_lock));
1468        console_unlock();
1469
1470        return 0;
1471}
1472
1473
1474/* List of boards that we are trying to support */
1475
1476static struct pci_device_id s3_devices[] __devinitdata = {
1477        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8810), .driver_data = CHIP_XXX_TRIO},
1478        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8811), .driver_data = CHIP_XXX_TRIO},
1479        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8812), .driver_data = CHIP_M65_AURORA64VP},
1480        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8814), .driver_data = CHIP_767_TRIO64UVP},
1481        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8901), .driver_data = CHIP_XXX_TRIO64V2_DXGX},
1482        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8902), .driver_data = CHIP_551_PLATO_PX},
1483
1484        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x5631), .driver_data = CHIP_325_VIRGE},
1485        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x883D), .driver_data = CHIP_988_VIRGE_VX},
1486        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A01), .driver_data = CHIP_XXX_VIRGE_DXGX},
1487        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A10), .driver_data = CHIP_357_VIRGE_GX2},
1488        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A11), .driver_data = CHIP_359_VIRGE_GX2P},
1489        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A12), .driver_data = CHIP_359_VIRGE_GX2P},
1490        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A13), .driver_data = CHIP_36X_TRIO3D_1X_2X},
1491        {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8904), .driver_data = CHIP_365_TRIO3D},
1492
1493        {0, 0, 0, 0, 0, 0, 0}
1494};
1495
1496
1497MODULE_DEVICE_TABLE(pci, s3_devices);
1498
1499static struct pci_driver s3fb_pci_driver = {
1500        .name           = "s3fb",
1501        .id_table       = s3_devices,
1502        .probe          = s3_pci_probe,
1503        .remove         = __devexit_p(s3_pci_remove),
1504        .suspend        = s3_pci_suspend,
1505        .resume         = s3_pci_resume,
1506};
1507
1508/* Parse user specified options */
1509
1510#ifndef MODULE
1511static int  __init s3fb_setup(char *options)
1512{
1513        char *opt;
1514
1515        if (!options || !*options)
1516                return 0;
1517
1518        while ((opt = strsep(&options, ",")) != NULL) {
1519
1520                if (!*opt)
1521                        continue;
1522#ifdef CONFIG_MTRR
1523                else if (!strncmp(opt, "mtrr:", 5))
1524                        mtrr = simple_strtoul(opt + 5, NULL, 0);
1525#endif
1526                else if (!strncmp(opt, "fasttext:", 9))
1527                        fasttext = simple_strtoul(opt + 9, NULL, 0);
1528                else
1529                        mode_option = opt;
1530        }
1531
1532        return 0;
1533}
1534#endif
1535
1536/* Cleanup */
1537
1538static void __exit s3fb_cleanup(void)
1539{
1540        pr_debug("s3fb: cleaning up\n");
1541        pci_unregister_driver(&s3fb_pci_driver);
1542}
1543
1544/* Driver Initialisation */
1545
1546static int __init s3fb_init(void)
1547{
1548
1549#ifndef MODULE
1550        char *option = NULL;
1551
1552        if (fb_get_options("s3fb", &option))
1553                return -ENODEV;
1554        s3fb_setup(option);
1555#endif
1556
1557        pr_debug("s3fb: initializing\n");
1558        return pci_register_driver(&s3fb_pci_driver);
1559}
1560
1561/* ------------------------------------------------------------------------- */
1562
1563/* Modularization */
1564
1565module_init(s3fb_init);
1566module_exit(s3fb_cleanup);
1567