1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29#ifndef _E1000_DEFINES_H_
30#define _E1000_DEFINES_H_
31
32#define E1000_TXD_POPTS_IXSM 0x01
33#define E1000_TXD_POPTS_TXSM 0x02
34#define E1000_TXD_CMD_EOP 0x01000000
35#define E1000_TXD_CMD_IFCS 0x02000000
36#define E1000_TXD_CMD_IC 0x04000000
37#define E1000_TXD_CMD_RS 0x08000000
38#define E1000_TXD_CMD_RPS 0x10000000
39#define E1000_TXD_CMD_DEXT 0x20000000
40#define E1000_TXD_CMD_VLE 0x40000000
41#define E1000_TXD_CMD_IDE 0x80000000
42#define E1000_TXD_STAT_DD 0x00000001
43#define E1000_TXD_STAT_EC 0x00000002
44#define E1000_TXD_STAT_LC 0x00000004
45#define E1000_TXD_STAT_TU 0x00000008
46#define E1000_TXD_CMD_TCP 0x01000000
47#define E1000_TXD_CMD_IP 0x02000000
48#define E1000_TXD_CMD_TSE 0x04000000
49#define E1000_TXD_STAT_TC 0x00000004
50
51
52#define REQ_TX_DESCRIPTOR_MULTIPLE 8
53#define REQ_RX_DESCRIPTOR_MULTIPLE 8
54
55
56
57#define E1000_WUC_APME 0x00000001
58#define E1000_WUC_PME_EN 0x00000002
59#define E1000_WUC_PHY_WAKE 0x00000100
60
61
62#define E1000_WUFC_LNKC 0x00000001
63#define E1000_WUFC_MAG 0x00000002
64#define E1000_WUFC_EX 0x00000004
65#define E1000_WUFC_MC 0x00000008
66#define E1000_WUFC_BC 0x00000010
67#define E1000_WUFC_ARP 0x00000020
68
69
70#define E1000_WUS_LNKC E1000_WUFC_LNKC
71#define E1000_WUS_MAG E1000_WUFC_MAG
72#define E1000_WUS_EX E1000_WUFC_EX
73#define E1000_WUS_MC E1000_WUFC_MC
74#define E1000_WUS_BC E1000_WUFC_BC
75
76
77#define E1000_CTRL_EXT_SDP3_DATA 0x00000080
78#define E1000_CTRL_EXT_EE_RST 0x00002000
79#define E1000_CTRL_EXT_SPD_BYPS 0x00008000
80#define E1000_CTRL_EXT_RO_DIS 0x00020000
81#define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000
82#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
83#define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
84#define E1000_CTRL_EXT_EIAME 0x01000000
85#define E1000_CTRL_EXT_DRV_LOAD 0x10000000
86#define E1000_CTRL_EXT_IAME 0x08000000
87#define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000
88#define E1000_CTRL_EXT_PBA_CLR 0x80000000
89#define E1000_CTRL_EXT_LSECCK 0x00001000
90#define E1000_CTRL_EXT_PHYPDEN 0x00100000
91
92
93#define E1000_RXD_STAT_DD 0x01
94#define E1000_RXD_STAT_EOP 0x02
95#define E1000_RXD_STAT_IXSM 0x04
96#define E1000_RXD_STAT_VP 0x08
97#define E1000_RXD_STAT_UDPCS 0x10
98#define E1000_RXD_STAT_TCPCS 0x20
99#define E1000_RXD_ERR_CE 0x01
100#define E1000_RXD_ERR_SE 0x02
101#define E1000_RXD_ERR_SEQ 0x04
102#define E1000_RXD_ERR_CXE 0x10
103#define E1000_RXD_ERR_TCPE 0x20
104#define E1000_RXD_ERR_RXE 0x80
105#define E1000_RXD_SPC_VLAN_MASK 0x0FFF
106
107#define E1000_RXDEXT_STATERR_CE 0x01000000
108#define E1000_RXDEXT_STATERR_SE 0x02000000
109#define E1000_RXDEXT_STATERR_SEQ 0x04000000
110#define E1000_RXDEXT_STATERR_CXE 0x10000000
111#define E1000_RXDEXT_STATERR_RXE 0x80000000
112
113
114#define E1000_RXD_ERR_FRAME_ERR_MASK ( \
115 E1000_RXD_ERR_CE | \
116 E1000_RXD_ERR_SE | \
117 E1000_RXD_ERR_SEQ | \
118 E1000_RXD_ERR_CXE | \
119 E1000_RXD_ERR_RXE)
120
121
122#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
123 E1000_RXDEXT_STATERR_CE | \
124 E1000_RXDEXT_STATERR_SE | \
125 E1000_RXDEXT_STATERR_SEQ | \
126 E1000_RXDEXT_STATERR_CXE | \
127 E1000_RXDEXT_STATERR_RXE)
128
129#define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000
130#define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
131#define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
132#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
133#define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
134#define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
135
136#define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000
137
138
139#define E1000_MANC_SMBUS_EN 0x00000001
140#define E1000_MANC_ASF_EN 0x00000002
141#define E1000_MANC_ARP_EN 0x00002000
142#define E1000_MANC_RCV_TCO_EN 0x00020000
143#define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000
144
145#define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
146
147#define E1000_MANC_EN_MNG2HOST 0x00200000
148
149#define E1000_MANC2H_PORT_623 0x00000020
150#define E1000_MANC2H_PORT_664 0x00000040
151#define E1000_MDEF_PORT_623 0x00000800
152#define E1000_MDEF_PORT_664 0x00000400
153
154
155#define E1000_RCTL_EN 0x00000002
156#define E1000_RCTL_SBP 0x00000004
157#define E1000_RCTL_UPE 0x00000008
158#define E1000_RCTL_MPE 0x00000010
159#define E1000_RCTL_LPE 0x00000020
160#define E1000_RCTL_LBM_NO 0x00000000
161#define E1000_RCTL_LBM_MAC 0x00000040
162#define E1000_RCTL_LBM_TCVR 0x000000C0
163#define E1000_RCTL_DTYP_PS 0x00000400
164#define E1000_RCTL_RDMTS_HALF 0x00000000
165#define E1000_RCTL_MO_SHIFT 12
166#define E1000_RCTL_MO_3 0x00003000
167#define E1000_RCTL_BAM 0x00008000
168
169#define E1000_RCTL_SZ_2048 0x00000000
170#define E1000_RCTL_SZ_1024 0x00010000
171#define E1000_RCTL_SZ_512 0x00020000
172#define E1000_RCTL_SZ_256 0x00030000
173
174#define E1000_RCTL_SZ_16384 0x00010000
175#define E1000_RCTL_SZ_8192 0x00020000
176#define E1000_RCTL_SZ_4096 0x00030000
177#define E1000_RCTL_VFE 0x00040000
178#define E1000_RCTL_CFIEN 0x00080000
179#define E1000_RCTL_CFI 0x00100000
180#define E1000_RCTL_DPF 0x00400000
181#define E1000_RCTL_PMCF 0x00800000
182#define E1000_RCTL_BSEX 0x02000000
183#define E1000_RCTL_SECRC 0x04000000
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202#define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
203#define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
204#define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
205#define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
206
207#define E1000_PSRCTL_BSIZE0_SHIFT 7
208#define E1000_PSRCTL_BSIZE1_SHIFT 2
209#define E1000_PSRCTL_BSIZE2_SHIFT 6
210#define E1000_PSRCTL_BSIZE3_SHIFT 14
211
212
213#define E1000_SWFW_EEP_SM 0x1
214#define E1000_SWFW_PHY0_SM 0x2
215#define E1000_SWFW_PHY1_SM 0x4
216#define E1000_SWFW_CSR_SM 0x8
217
218
219#define E1000_CTRL_FD 0x00000001
220#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004
221#define E1000_CTRL_LRST 0x00000008
222#define E1000_CTRL_ASDE 0x00000020
223#define E1000_CTRL_SLU 0x00000040
224#define E1000_CTRL_ILOS 0x00000080
225#define E1000_CTRL_SPD_SEL 0x00000300
226#define E1000_CTRL_SPD_10 0x00000000
227#define E1000_CTRL_SPD_100 0x00000100
228#define E1000_CTRL_SPD_1000 0x00000200
229#define E1000_CTRL_FRCSPD 0x00000800
230#define E1000_CTRL_FRCDPX 0x00001000
231#define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000
232#define E1000_CTRL_LANPHYPC_VALUE 0x00020000
233#define E1000_CTRL_SWDPIN0 0x00040000
234#define E1000_CTRL_SWDPIN1 0x00080000
235#define E1000_CTRL_SWDPIO0 0x00400000
236#define E1000_CTRL_RST 0x04000000
237#define E1000_CTRL_RFCE 0x08000000
238#define E1000_CTRL_TFCE 0x10000000
239#define E1000_CTRL_VME 0x40000000
240#define E1000_CTRL_PHY_RST 0x80000000
241
242
243
244
245
246
247
248#define E1000_STATUS_FD 0x00000001
249#define E1000_STATUS_LU 0x00000002
250#define E1000_STATUS_FUNC_MASK 0x0000000C
251#define E1000_STATUS_FUNC_SHIFT 2
252#define E1000_STATUS_FUNC_1 0x00000004
253#define E1000_STATUS_TXOFF 0x00000010
254#define E1000_STATUS_SPEED_10 0x00000000
255#define E1000_STATUS_SPEED_100 0x00000040
256#define E1000_STATUS_SPEED_1000 0x00000080
257#define E1000_STATUS_LAN_INIT_DONE 0x00000200
258#define E1000_STATUS_PHYRA 0x00000400
259#define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000
260
261
262
263#define HALF_DUPLEX 1
264#define FULL_DUPLEX 2
265
266
267#define ADVERTISE_10_HALF 0x0001
268#define ADVERTISE_10_FULL 0x0002
269#define ADVERTISE_100_HALF 0x0004
270#define ADVERTISE_100_FULL 0x0008
271#define ADVERTISE_1000_HALF 0x0010
272#define ADVERTISE_1000_FULL 0x0020
273
274
275#define E1000_ALL_SPEED_DUPLEX ( ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
276 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
277 ADVERTISE_1000_FULL)
278#define E1000_ALL_NOT_GIG ( ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
279 ADVERTISE_100_HALF | ADVERTISE_100_FULL)
280#define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
281#define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
282#define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
283
284#define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
285
286
287#define E1000_PHY_LED0_MODE_MASK 0x00000007
288#define E1000_PHY_LED0_IVRT 0x00000008
289#define E1000_PHY_LED0_MASK 0x0000001F
290
291#define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
292#define E1000_LEDCTL_LED0_MODE_SHIFT 0
293#define E1000_LEDCTL_LED0_IVRT 0x00000040
294#define E1000_LEDCTL_LED0_BLINK 0x00000080
295
296#define E1000_LEDCTL_MODE_LINK_UP 0x2
297#define E1000_LEDCTL_MODE_LED_ON 0xE
298#define E1000_LEDCTL_MODE_LED_OFF 0xF
299
300
301#define E1000_TXD_DTYP_D 0x00100000
302#define E1000_TXD_POPTS_IXSM 0x01
303#define E1000_TXD_POPTS_TXSM 0x02
304#define E1000_TXD_CMD_EOP 0x01000000
305#define E1000_TXD_CMD_IFCS 0x02000000
306#define E1000_TXD_CMD_IC 0x04000000
307#define E1000_TXD_CMD_RS 0x08000000
308#define E1000_TXD_CMD_RPS 0x10000000
309#define E1000_TXD_CMD_DEXT 0x20000000
310#define E1000_TXD_CMD_VLE 0x40000000
311#define E1000_TXD_CMD_IDE 0x80000000
312#define E1000_TXD_STAT_DD 0x00000001
313#define E1000_TXD_STAT_EC 0x00000002
314#define E1000_TXD_STAT_LC 0x00000004
315#define E1000_TXD_STAT_TU 0x00000008
316#define E1000_TXD_CMD_TCP 0x01000000
317#define E1000_TXD_CMD_IP 0x02000000
318#define E1000_TXD_CMD_TSE 0x04000000
319#define E1000_TXD_STAT_TC 0x00000004
320
321
322#define E1000_TCTL_EN 0x00000002
323#define E1000_TCTL_PSP 0x00000008
324#define E1000_TCTL_CT 0x00000ff0
325#define E1000_TCTL_COLD 0x003ff000
326#define E1000_TCTL_RTLC 0x01000000
327#define E1000_TCTL_MULR 0x10000000
328
329
330
331
332#define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
333
334
335#define E1000_RXCSUM_TUOFL 0x00000200
336#define E1000_RXCSUM_IPPCSE 0x00001000
337#define E1000_RXCSUM_PCSD 0x00002000
338
339
340#define E1000_RFCTL_NFSW_DIS 0x00000040
341#define E1000_RFCTL_NFSR_DIS 0x00000080
342#define E1000_RFCTL_ACK_DIS 0x00001000
343#define E1000_RFCTL_EXTEN 0x00008000
344#define E1000_RFCTL_IPV6_EX_DIS 0x00010000
345#define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
346
347
348#define E1000_COLLISION_THRESHOLD 15
349#define E1000_CT_SHIFT 4
350#define E1000_COLLISION_DISTANCE 63
351#define E1000_COLD_SHIFT 12
352
353
354#define DEFAULT_82543_TIPG_IPGT_COPPER 8
355
356#define E1000_TIPG_IPGT_MASK 0x000003FF
357
358#define DEFAULT_82543_TIPG_IPGR1 8
359#define E1000_TIPG_IPGR1_SHIFT 10
360
361#define DEFAULT_82543_TIPG_IPGR2 6
362#define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
363#define E1000_TIPG_IPGR2_SHIFT 20
364
365#define MAX_JUMBO_FRAME_SIZE 0x3F00
366
367
368#define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
369#define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001
370#define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008
371#define E1000_EXTCNF_CTRL_SWFLAG 0x00000020
372#define E1000_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080
373#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000
374#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16
375#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000
376#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16
377
378#define E1000_PHY_CTRL_D0A_LPLU 0x00000002
379#define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
380#define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
381#define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
382
383#define E1000_KABGTXD_BGSQLBIAS 0x00050000
384
385
386#define E1000_PBA_8K 0x0008
387#define E1000_PBA_16K 0x0010
388
389#define E1000_PBS_16K E1000_PBA_16K
390
391#define IFS_MAX 80
392#define IFS_MIN 40
393#define IFS_RATIO 4
394#define IFS_STEP 10
395#define MIN_NUM_XMITS 1000
396
397
398#define E1000_SWSM_SMBI 0x00000001
399#define E1000_SWSM_SWESMBI 0x00000002
400#define E1000_SWSM_DRV_LOAD 0x00000008
401
402#define E1000_SWSM2_LOCK 0x00000002
403
404
405#define E1000_ICR_TXDW 0x00000001
406#define E1000_ICR_LSC 0x00000004
407#define E1000_ICR_RXSEQ 0x00000008
408#define E1000_ICR_RXDMT0 0x00000010
409#define E1000_ICR_RXT0 0x00000080
410#define E1000_ICR_INT_ASSERTED 0x80000000
411#define E1000_ICR_RXQ0 0x00100000
412#define E1000_ICR_RXQ1 0x00200000
413#define E1000_ICR_TXQ0 0x00400000
414#define E1000_ICR_TXQ1 0x00800000
415#define E1000_ICR_OTHER 0x01000000
416
417
418#define E1000_PBA_ECC_COUNTER_MASK 0xFFF00000
419#define E1000_PBA_ECC_COUNTER_SHIFT 20
420#define E1000_PBA_ECC_CORR_EN 0x00000001
421#define E1000_PBA_ECC_STAT_CLR 0x00000002
422#define E1000_PBA_ECC_INT_EN 0x00000004
423
424
425
426
427
428
429
430
431
432
433#define IMS_ENABLE_MASK ( \
434 E1000_IMS_RXT0 | \
435 E1000_IMS_TXDW | \
436 E1000_IMS_RXDMT0 | \
437 E1000_IMS_RXSEQ | \
438 E1000_IMS_LSC)
439
440
441#define E1000_IMS_TXDW E1000_ICR_TXDW
442#define E1000_IMS_LSC E1000_ICR_LSC
443#define E1000_IMS_RXSEQ E1000_ICR_RXSEQ
444#define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0
445#define E1000_IMS_RXT0 E1000_ICR_RXT0
446#define E1000_IMS_RXQ0 E1000_ICR_RXQ0
447#define E1000_IMS_RXQ1 E1000_ICR_RXQ1
448#define E1000_IMS_TXQ0 E1000_ICR_TXQ0
449#define E1000_IMS_TXQ1 E1000_ICR_TXQ1
450#define E1000_IMS_OTHER E1000_ICR_OTHER
451
452
453#define E1000_ICS_LSC E1000_ICR_LSC
454#define E1000_ICS_RXSEQ E1000_ICR_RXSEQ
455#define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0
456
457
458#define E1000_TXDCTL_PTHRESH 0x0000003F
459#define E1000_TXDCTL_HTHRESH 0x00003F00
460#define E1000_TXDCTL_WTHRESH 0x003F0000
461#define E1000_TXDCTL_GRAN 0x01000000
462#define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000
463#define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F
464
465#define E1000_TXDCTL_COUNT_DESC 0x00400000
466
467
468#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
469#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
470#define FLOW_CONTROL_TYPE 0x8808
471
472
473#define E1000_VLAN_FILTER_TBL_SIZE 128
474
475
476
477
478
479
480
481
482
483#define E1000_RAR_ENTRIES 15
484#define E1000_RAH_AV 0x80000000
485#define E1000_RAL_MAC_ADDR_LEN 4
486#define E1000_RAH_MAC_ADDR_LEN 2
487
488
489#define E1000_ERR_NVM 1
490#define E1000_ERR_PHY 2
491#define E1000_ERR_CONFIG 3
492#define E1000_ERR_PARAM 4
493#define E1000_ERR_MAC_INIT 5
494#define E1000_ERR_PHY_TYPE 6
495#define E1000_ERR_RESET 9
496#define E1000_ERR_MASTER_REQUESTS_PENDING 10
497#define E1000_ERR_HOST_INTERFACE_COMMAND 11
498#define E1000_BLK_PHY_RESET 12
499#define E1000_ERR_SWFW_SYNC 13
500#define E1000_NOT_IMPLEMENTED 14
501#define E1000_ERR_INVALID_ARGUMENT 16
502#define E1000_ERR_NO_SPACE 17
503#define E1000_ERR_NVM_PBA_SECTION 18
504
505
506#define FIBER_LINK_UP_LIMIT 50
507#define COPPER_LINK_UP_LIMIT 10
508#define PHY_AUTO_NEG_LIMIT 45
509#define PHY_FORCE_LIMIT 20
510
511#define MASTER_DISABLE_TIMEOUT 800
512
513#define PHY_CFG_TIMEOUT 100
514
515#define MDIO_OWNERSHIP_TIMEOUT 10
516
517#define AUTO_READ_DONE_TIMEOUT 10
518
519
520#define E1000_FCRTH_RTH 0x0000FFF8
521#define E1000_FCRTL_RTL 0x0000FFF8
522#define E1000_FCRTL_XONE 0x80000000
523
524
525#define E1000_TXCW_FD 0x00000020
526#define E1000_TXCW_PAUSE 0x00000080
527#define E1000_TXCW_ASM_DIR 0x00000100
528#define E1000_TXCW_PAUSE_MASK 0x00000180
529#define E1000_TXCW_ANE 0x80000000
530
531
532#define E1000_RXCW_CW 0x0000ffff
533#define E1000_RXCW_IV 0x08000000
534#define E1000_RXCW_C 0x20000000
535#define E1000_RXCW_SYNCH 0x40000000
536
537
538#define E1000_GCR_RXD_NO_SNOOP 0x00000001
539#define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002
540#define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004
541#define E1000_GCR_TXD_NO_SNOOP 0x00000008
542#define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010
543#define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020
544
545#define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \
546 E1000_GCR_RXDSCW_NO_SNOOP | \
547 E1000_GCR_RXDSCR_NO_SNOOP | \
548 E1000_GCR_TXD_NO_SNOOP | \
549 E1000_GCR_TXDSCW_NO_SNOOP | \
550 E1000_GCR_TXDSCR_NO_SNOOP)
551
552
553#define MII_CR_FULL_DUPLEX 0x0100
554#define MII_CR_RESTART_AUTO_NEG 0x0200
555#define MII_CR_POWER_DOWN 0x0800
556#define MII_CR_AUTO_NEG_EN 0x1000
557#define MII_CR_LOOPBACK 0x4000
558#define MII_CR_RESET 0x8000
559#define MII_CR_SPEED_1000 0x0040
560#define MII_CR_SPEED_100 0x2000
561#define MII_CR_SPEED_10 0x0000
562
563
564#define MII_SR_LINK_STATUS 0x0004
565#define MII_SR_AUTONEG_COMPLETE 0x0020
566
567
568#define NWAY_AR_10T_HD_CAPS 0x0020
569#define NWAY_AR_10T_FD_CAPS 0x0040
570#define NWAY_AR_100TX_HD_CAPS 0x0080
571#define NWAY_AR_100TX_FD_CAPS 0x0100
572#define NWAY_AR_PAUSE 0x0400
573#define NWAY_AR_ASM_DIR 0x0800
574
575
576#define NWAY_LPAR_PAUSE 0x0400
577#define NWAY_LPAR_ASM_DIR 0x0800
578
579
580#define NWAY_ER_LP_NWAY_CAPS 0x0001
581
582
583#define CR_1000T_HD_CAPS 0x0100
584#define CR_1000T_FD_CAPS 0x0200
585
586#define CR_1000T_MS_VALUE 0x0800
587
588#define CR_1000T_MS_ENABLE 0x1000
589
590
591
592#define SR_1000T_REMOTE_RX_STATUS 0x1000
593#define SR_1000T_LOCAL_RX_STATUS 0x2000
594
595
596
597
598#define PHY_CONTROL 0x00
599#define PHY_STATUS 0x01
600#define PHY_ID1 0x02
601#define PHY_ID2 0x03
602#define PHY_AUTONEG_ADV 0x04
603#define PHY_LP_ABILITY 0x05
604#define PHY_AUTONEG_EXP 0x06
605#define PHY_1000T_CTRL 0x09
606#define PHY_1000T_STATUS 0x0A
607#define PHY_EXT_STATUS 0x0F
608
609#define PHY_CONTROL_LB 0x4000
610
611
612#define E1000_EECD_SK 0x00000001
613#define E1000_EECD_CS 0x00000002
614#define E1000_EECD_DI 0x00000004
615#define E1000_EECD_DO 0x00000008
616#define E1000_EECD_REQ 0x00000040
617#define E1000_EECD_GNT 0x00000080
618#define E1000_EECD_PRES 0x00000100
619#define E1000_EECD_SIZE 0x00000200
620
621#define E1000_EECD_ADDR_BITS 0x00000400
622#define E1000_NVM_GRANT_ATTEMPTS 1000
623#define E1000_EECD_AUTO_RD 0x00000200
624#define E1000_EECD_SIZE_EX_MASK 0x00007800
625#define E1000_EECD_SIZE_EX_SHIFT 11
626#define E1000_EECD_FLUPD 0x00080000
627#define E1000_EECD_AUPDEN 0x00100000
628#define E1000_EECD_SEC1VAL 0x00400000
629#define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES)
630
631#define E1000_NVM_RW_REG_DATA 16
632#define E1000_NVM_RW_REG_DONE 2
633#define E1000_NVM_RW_REG_START 1
634#define E1000_NVM_RW_ADDR_SHIFT 2
635#define E1000_NVM_POLL_WRITE 1
636#define E1000_NVM_POLL_READ 0
637#define E1000_FLASH_UPDATES 2000
638
639
640#define NVM_COMPAT 0x0003
641#define NVM_ID_LED_SETTINGS 0x0004
642#define NVM_INIT_CONTROL2_REG 0x000F
643#define NVM_INIT_CONTROL3_PORT_B 0x0014
644#define NVM_INIT_3GIO_3 0x001A
645#define NVM_INIT_CONTROL3_PORT_A 0x0024
646#define NVM_CFG 0x0012
647#define NVM_ALT_MAC_ADDR_PTR 0x0037
648#define NVM_CHECKSUM_REG 0x003F
649
650#define E1000_NVM_INIT_CTRL2_MNGM 0x6000
651
652#define E1000_NVM_CFG_DONE_PORT_0 0x40000
653#define E1000_NVM_CFG_DONE_PORT_1 0x80000
654
655
656#define NVM_WORD0F_PAUSE_MASK 0x3000
657#define NVM_WORD0F_PAUSE 0x1000
658#define NVM_WORD0F_ASM_DIR 0x2000
659
660
661#define NVM_WORD1A_ASPM_MASK 0x000C
662
663
664#define NVM_COMPAT_LOM 0x0800
665
666
667#define E1000_PBANUM_LENGTH 11
668
669
670#define NVM_SUM 0xBABA
671
672
673#define NVM_PBA_OFFSET_0 8
674#define NVM_PBA_OFFSET_1 9
675#define NVM_PBA_PTR_GUARD 0xFAFA
676#define NVM_WORD_SIZE_BASE_SHIFT 6
677
678
679#define NVM_MAX_RETRY_SPI 5000
680#define NVM_READ_OPCODE_SPI 0x03
681#define NVM_WRITE_OPCODE_SPI 0x02
682#define NVM_A8_OPCODE_SPI 0x08
683#define NVM_WREN_OPCODE_SPI 0x06
684#define NVM_RDSR_OPCODE_SPI 0x05
685
686
687#define NVM_STATUS_RDY_SPI 0x01
688
689
690#define ID_LED_RESERVED_0000 0x0000
691#define ID_LED_RESERVED_FFFF 0xFFFF
692#define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
693 (ID_LED_OFF1_OFF2 << 8) | \
694 (ID_LED_DEF1_DEF2 << 4) | \
695 (ID_LED_DEF1_DEF2))
696#define ID_LED_DEF1_DEF2 0x1
697#define ID_LED_DEF1_ON2 0x2
698#define ID_LED_DEF1_OFF2 0x3
699#define ID_LED_ON1_DEF2 0x4
700#define ID_LED_ON1_ON2 0x5
701#define ID_LED_ON1_OFF2 0x6
702#define ID_LED_OFF1_DEF2 0x7
703#define ID_LED_OFF1_ON2 0x8
704#define ID_LED_OFF1_OFF2 0x9
705
706#define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
707#define IGP_ACTIVITY_LED_ENABLE 0x0300
708#define IGP_LED3_MODE 0x07000000
709
710
711#define PCI_HEADER_TYPE_REGISTER 0x0E
712#define PCIE_LINK_STATUS 0x12
713
714#define PCI_HEADER_TYPE_MULTIFUNC 0x80
715#define PCIE_LINK_WIDTH_MASK 0x3F0
716#define PCIE_LINK_WIDTH_SHIFT 4
717
718#define PHY_REVISION_MASK 0xFFFFFFF0
719#define MAX_PHY_REG_ADDRESS 0x1F
720#define MAX_PHY_MULTI_PAGE_REG 0xF
721
722
723
724
725
726
727#define M88E1000_E_PHY_ID 0x01410C50
728#define M88E1000_I_PHY_ID 0x01410C30
729#define M88E1011_I_PHY_ID 0x01410C20
730#define IGP01E1000_I_PHY_ID 0x02A80380
731#define M88E1111_I_PHY_ID 0x01410CC0
732#define GG82563_E_PHY_ID 0x01410CA0
733#define IGP03E1000_E_PHY_ID 0x02A80390
734#define IFE_E_PHY_ID 0x02A80330
735#define IFE_PLUS_E_PHY_ID 0x02A80320
736#define IFE_C_E_PHY_ID 0x02A80310
737#define BME1000_E_PHY_ID 0x01410CB0
738#define BME1000_E_PHY_ID_R2 0x01410CB1
739#define I82577_E_PHY_ID 0x01540050
740#define I82578_E_PHY_ID 0x004DD040
741#define I82579_E_PHY_ID 0x01540090
742
743
744#define M88E1000_PHY_SPEC_CTRL 0x10
745#define M88E1000_PHY_SPEC_STATUS 0x11
746#define M88E1000_EXT_PHY_SPEC_CTRL 0x14
747
748#define M88E1000_PHY_PAGE_SELECT 0x1D
749#define M88E1000_PHY_GEN_CONTROL 0x1E
750
751
752#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002
753#define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000
754
755#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020
756
757#define M88E1000_PSCR_AUTO_X_1000T 0x0040
758
759#define M88E1000_PSCR_AUTO_X_MODE 0x0060
760
761
762
763
764#define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800
765
766
767#define M88E1000_PSSR_REV_POLARITY 0x0002
768#define M88E1000_PSSR_DOWNSHIFT 0x0020
769#define M88E1000_PSSR_MDIX 0x0040
770
771#define M88E1000_PSSR_CABLE_LENGTH 0x0380
772#define M88E1000_PSSR_SPEED 0xC000
773#define M88E1000_PSSR_1000MBS 0x8000
774
775#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
776
777
778
779
780
781#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
782#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
783
784
785
786
787#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
788#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
789#define M88E1000_EPSCR_TX_CLK_25 0x0070
790
791
792#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
793#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
794
795#define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020
796#define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C
797
798
799#define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800
800
801
802#define PHY_PAGE_SHIFT 5
803#define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
804 ((reg) & MAX_PHY_REG_ADDRESS))
805
806
807
808
809
810
811#define GG82563_PAGE_SHIFT 5
812#define GG82563_REG(page, reg) \
813 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
814#define GG82563_MIN_ALT_REG 30
815
816
817#define GG82563_PHY_SPEC_CTRL \
818 GG82563_REG(0, 16)
819#define GG82563_PHY_PAGE_SELECT \
820 GG82563_REG(0, 22)
821#define GG82563_PHY_SPEC_CTRL_2 \
822 GG82563_REG(0, 26)
823#define GG82563_PHY_PAGE_SELECT_ALT \
824 GG82563_REG(0, 29)
825
826#define GG82563_PHY_MAC_SPEC_CTRL \
827 GG82563_REG(2, 21)
828
829#define GG82563_PHY_DSP_DISTANCE \
830 GG82563_REG(5, 26)
831
832
833#define GG82563_PHY_KMRN_MODE_CTRL \
834 GG82563_REG(193, 16)
835#define GG82563_PHY_PWR_MGMT_CTRL \
836 GG82563_REG(193, 20)
837
838
839#define GG82563_PHY_INBAND_CTRL \
840 GG82563_REG(194, 18)
841
842
843#define E1000_MDIC_REG_SHIFT 16
844#define E1000_MDIC_PHY_SHIFT 21
845#define E1000_MDIC_OP_WRITE 0x04000000
846#define E1000_MDIC_OP_READ 0x08000000
847#define E1000_MDIC_READY 0x10000000
848#define E1000_MDIC_ERROR 0x40000000
849
850
851#define E1000_GEN_POLL_TIMEOUT 640
852
853#endif
854