1
2
3
4
5
6
7
8#ifndef _ASM_X86_DMA_H
9#define _ASM_X86_DMA_H
10
11#include <linux/spinlock.h>
12#include <asm/io.h>
13
14#ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
15#define dma_outb outb_p
16#else
17#define dma_outb outb
18#endif
19
20#define dma_inb inb
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70#define MAX_DMA_CHANNELS 8
71
72
73#define MAX_DMA_PFN ((16 * 1024 * 1024) >> PAGE_SHIFT)
74
75
76#define MAX_DMA32_PFN ((4UL * 1024 * 1024 * 1024) >> PAGE_SHIFT)
77
78#ifdef CONFIG_X86_32
79
80#define MAX_DMA_ADDRESS (PAGE_OFFSET + 0x1000000)
81#else
82
83#define MAX_DMA_ADDRESS ((unsigned long)__va(MAX_DMA_PFN << PAGE_SHIFT))
84#endif
85
86
87#define IO_DMA1_BASE 0x00
88#define IO_DMA2_BASE 0xC0
89
90
91#define DMA1_CMD_REG 0x08
92#define DMA1_STAT_REG 0x08
93#define DMA1_REQ_REG 0x09
94#define DMA1_MASK_REG 0x0A
95#define DMA1_MODE_REG 0x0B
96#define DMA1_CLEAR_FF_REG 0x0C
97#define DMA1_TEMP_REG 0x0D
98#define DMA1_RESET_REG 0x0D
99#define DMA1_CLR_MASK_REG 0x0E
100#define DMA1_MASK_ALL_REG 0x0F
101
102#define DMA2_CMD_REG 0xD0
103#define DMA2_STAT_REG 0xD0
104#define DMA2_REQ_REG 0xD2
105#define DMA2_MASK_REG 0xD4
106#define DMA2_MODE_REG 0xD6
107#define DMA2_CLEAR_FF_REG 0xD8
108#define DMA2_TEMP_REG 0xDA
109#define DMA2_RESET_REG 0xDA
110#define DMA2_CLR_MASK_REG 0xDC
111#define DMA2_MASK_ALL_REG 0xDE
112
113#define DMA_ADDR_0 0x00
114#define DMA_ADDR_1 0x02
115#define DMA_ADDR_2 0x04
116#define DMA_ADDR_3 0x06
117#define DMA_ADDR_4 0xC0
118#define DMA_ADDR_5 0xC4
119#define DMA_ADDR_6 0xC8
120#define DMA_ADDR_7 0xCC
121
122#define DMA_CNT_0 0x01
123#define DMA_CNT_1 0x03
124#define DMA_CNT_2 0x05
125#define DMA_CNT_3 0x07
126#define DMA_CNT_4 0xC2
127#define DMA_CNT_5 0xC6
128#define DMA_CNT_6 0xCA
129#define DMA_CNT_7 0xCE
130
131#define DMA_PAGE_0 0x87
132#define DMA_PAGE_1 0x83
133#define DMA_PAGE_2 0x81
134#define DMA_PAGE_3 0x82
135#define DMA_PAGE_5 0x8B
136#define DMA_PAGE_6 0x89
137#define DMA_PAGE_7 0x8A
138
139
140#define DMA_MODE_READ 0x44
141
142#define DMA_MODE_WRITE 0x48
143
144#define DMA_MODE_CASCADE 0xC0
145
146#define DMA_AUTOINIT 0x10
147
148
149#ifdef CONFIG_ISA_DMA_API
150extern spinlock_t dma_spin_lock;
151
152static inline unsigned long claim_dma_lock(void)
153{
154 unsigned long flags;
155 spin_lock_irqsave(&dma_spin_lock, flags);
156 return flags;
157}
158
159static inline void release_dma_lock(unsigned long flags)
160{
161 spin_unlock_irqrestore(&dma_spin_lock, flags);
162}
163#endif
164
165
166static inline void enable_dma(unsigned int dmanr)
167{
168 if (dmanr <= 3)
169 dma_outb(dmanr, DMA1_MASK_REG);
170 else
171 dma_outb(dmanr & 3, DMA2_MASK_REG);
172}
173
174static inline void disable_dma(unsigned int dmanr)
175{
176 if (dmanr <= 3)
177 dma_outb(dmanr | 4, DMA1_MASK_REG);
178 else
179 dma_outb((dmanr & 3) | 4, DMA2_MASK_REG);
180}
181
182
183
184
185
186
187
188
189static inline void clear_dma_ff(unsigned int dmanr)
190{
191 if (dmanr <= 3)
192 dma_outb(0, DMA1_CLEAR_FF_REG);
193 else
194 dma_outb(0, DMA2_CLEAR_FF_REG);
195}
196
197
198static inline void set_dma_mode(unsigned int dmanr, char mode)
199{
200 if (dmanr <= 3)
201 dma_outb(mode | dmanr, DMA1_MODE_REG);
202 else
203 dma_outb(mode | (dmanr & 3), DMA2_MODE_REG);
204}
205
206
207
208
209
210
211static inline void set_dma_page(unsigned int dmanr, char pagenr)
212{
213 switch (dmanr) {
214 case 0:
215 dma_outb(pagenr, DMA_PAGE_0);
216 break;
217 case 1:
218 dma_outb(pagenr, DMA_PAGE_1);
219 break;
220 case 2:
221 dma_outb(pagenr, DMA_PAGE_2);
222 break;
223 case 3:
224 dma_outb(pagenr, DMA_PAGE_3);
225 break;
226 case 5:
227 dma_outb(pagenr & 0xfe, DMA_PAGE_5);
228 break;
229 case 6:
230 dma_outb(pagenr & 0xfe, DMA_PAGE_6);
231 break;
232 case 7:
233 dma_outb(pagenr & 0xfe, DMA_PAGE_7);
234 break;
235 }
236}
237
238
239
240
241
242static inline void set_dma_addr(unsigned int dmanr, unsigned int a)
243{
244 set_dma_page(dmanr, a>>16);
245 if (dmanr <= 3) {
246 dma_outb(a & 0xff, ((dmanr & 3) << 1) + IO_DMA1_BASE);
247 dma_outb((a >> 8) & 0xff, ((dmanr & 3) << 1) + IO_DMA1_BASE);
248 } else {
249 dma_outb((a >> 1) & 0xff, ((dmanr & 3) << 2) + IO_DMA2_BASE);
250 dma_outb((a >> 9) & 0xff, ((dmanr & 3) << 2) + IO_DMA2_BASE);
251 }
252}
253
254
255
256
257
258
259
260
261
262
263static inline void set_dma_count(unsigned int dmanr, unsigned int count)
264{
265 count--;
266 if (dmanr <= 3) {
267 dma_outb(count & 0xff, ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
268 dma_outb((count >> 8) & 0xff,
269 ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
270 } else {
271 dma_outb((count >> 1) & 0xff,
272 ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
273 dma_outb((count >> 9) & 0xff,
274 ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
275 }
276}
277
278
279
280
281
282
283
284
285
286
287static inline int get_dma_residue(unsigned int dmanr)
288{
289 unsigned int io_port;
290
291 unsigned short count;
292
293 io_port = (dmanr <= 3) ? ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE
294 : ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE;
295
296 count = 1 + dma_inb(io_port);
297 count += dma_inb(io_port) << 8;
298
299 return (dmanr <= 3) ? count : (count << 1);
300}
301
302
303
304#ifdef CONFIG_ISA_DMA_API
305extern int request_dma(unsigned int dmanr, const char *device_id);
306extern void free_dma(unsigned int dmanr);
307#endif
308
309
310
311#ifdef CONFIG_PCI
312extern int isa_dma_bridge_buggy;
313#else
314#define isa_dma_bridge_buggy (0)
315#endif
316
317#endif
318