1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29#ifndef __iwl_trans_int_pcie_h__
30#define __iwl_trans_int_pcie_h__
31
32#include <linux/spinlock.h>
33#include <linux/interrupt.h>
34#include <linux/skbuff.h>
35#include <linux/wait.h>
36#include <linux/pci.h>
37#include <linux/timer.h>
38
39#include "iwl-fh.h"
40#include "iwl-csr.h"
41#include "iwl-trans.h"
42#include "iwl-debug.h"
43#include "iwl-io.h"
44#include "iwl-op-mode.h"
45
46struct iwl_host_cmd;
47
48
49
50
51struct iwl_rx_mem_buffer {
52 dma_addr_t page_dma;
53 struct page *page;
54 struct list_head list;
55};
56
57
58
59
60
61struct isr_statistics {
62 u32 hw;
63 u32 sw;
64 u32 err_code;
65 u32 sch;
66 u32 alive;
67 u32 rfkill;
68 u32 ctkill;
69 u32 wakeup;
70 u32 rx;
71 u32 tx;
72 u32 unhandled;
73};
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94struct iwl_rx_queue {
95 __le32 *bd;
96 dma_addr_t bd_dma;
97 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
98 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
99 u32 read;
100 u32 write;
101 u32 free_count;
102 u32 write_actual;
103 struct list_head rx_free;
104 struct list_head rx_used;
105 int need_update;
106 struct iwl_rb_status *rb_stts;
107 dma_addr_t rb_stts_dma;
108 spinlock_t lock;
109};
110
111struct iwl_dma_ptr {
112 dma_addr_t dma;
113 void *addr;
114 size_t size;
115};
116
117
118
119
120
121
122static inline int iwl_queue_inc_wrap(int index, int n_bd)
123{
124 return ++index & (n_bd - 1);
125}
126
127
128
129
130
131
132static inline int iwl_queue_dec_wrap(int index, int n_bd)
133{
134 return --index & (n_bd - 1);
135}
136
137struct iwl_cmd_meta {
138
139 struct iwl_host_cmd *source;
140
141 DEFINE_DMA_UNMAP_ADDR(mapping);
142 DEFINE_DMA_UNMAP_LEN(len);
143
144 u32 flags;
145};
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168struct iwl_queue {
169 int n_bd;
170 int write_ptr;
171 int read_ptr;
172
173 dma_addr_t dma_addr;
174 int n_window;
175 u32 id;
176 int low_mark;
177
178 int high_mark;
179
180};
181
182#define TFD_TX_CMD_SLOTS 256
183#define TFD_CMD_SLOTS 32
184
185struct iwl_pcie_tx_queue_entry {
186 struct iwl_device_cmd *cmd;
187 struct sk_buff *skb;
188 struct iwl_cmd_meta meta;
189};
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205struct iwl_tx_queue {
206 struct iwl_queue q;
207 struct iwl_tfd *tfds;
208 struct iwl_pcie_tx_queue_entry *entries;
209 spinlock_t lock;
210 struct timer_list stuck_timer;
211 struct iwl_trans_pcie *trans_pcie;
212 u8 need_update;
213 u8 active;
214};
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237struct iwl_trans_pcie {
238 struct iwl_rx_queue rxq;
239 struct work_struct rx_replenish;
240 struct iwl_trans *trans;
241 struct iwl_drv *drv;
242
243
244 __le32 *ict_tbl;
245 dma_addr_t ict_tbl_dma;
246 int ict_index;
247 u32 inta;
248 bool use_ict;
249 bool irq_requested;
250 struct tasklet_struct irq_tasklet;
251 struct isr_statistics isr_stats;
252
253 unsigned int irq;
254 spinlock_t irq_lock;
255 u32 inta_mask;
256 u32 scd_base_addr;
257 struct iwl_dma_ptr scd_bc_tbls;
258 struct iwl_dma_ptr kw;
259
260 struct iwl_tx_queue *txq;
261 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
262 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
263
264
265 struct pci_dev *pci_dev;
266 void __iomem *hw_base;
267
268 bool ucode_write_complete;
269 wait_queue_head_t ucode_write_waitq;
270 unsigned long status;
271 u8 cmd_queue;
272 u8 cmd_fifo;
273 u8 n_no_reclaim_cmds;
274 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
275
276 bool rx_buf_size_8k;
277 u32 rx_page_order;
278
279 const char **command_names;
280
281
282 unsigned long wd_timeout;
283};
284
285
286
287
288#define STATUS_HCMD_ACTIVE 0
289#define STATUS_DEVICE_ENABLED 1
290#define STATUS_TPOWER_PMI 2
291#define STATUS_INT_ENABLED 3
292
293#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
294 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
295
296static inline struct iwl_trans *
297iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
298{
299 return container_of((void *)trans_pcie, struct iwl_trans,
300 trans_specific);
301}
302
303struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
304 const struct pci_device_id *ent,
305 const struct iwl_cfg *cfg);
306void iwl_trans_pcie_free(struct iwl_trans *trans);
307
308
309
310
311void iwl_bg_rx_replenish(struct work_struct *data);
312void iwl_irq_tasklet(struct iwl_trans *trans);
313void iwlagn_rx_replenish(struct iwl_trans *trans);
314void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
315 struct iwl_rx_queue *q);
316
317
318
319
320void iwl_reset_ict(struct iwl_trans *trans);
321void iwl_disable_ict(struct iwl_trans *trans);
322int iwl_alloc_isr_ict(struct iwl_trans *trans);
323void iwl_free_isr_ict(struct iwl_trans *trans);
324irqreturn_t iwl_isr_ict(int irq, void *data);
325
326
327
328
329void iwl_txq_update_write_ptr(struct iwl_trans *trans,
330 struct iwl_tx_queue *txq);
331int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
332 struct iwl_tx_queue *txq,
333 dma_addr_t addr, u16 len, u8 reset);
334int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id);
335int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
336void iwl_tx_cmd_complete(struct iwl_trans *trans,
337 struct iwl_rx_cmd_buffer *rxb, int handler_status);
338void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
339 struct iwl_tx_queue *txq,
340 u16 byte_cnt);
341void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
342 int sta_id, int tid, int frame_limit, u16 ssn);
343void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue);
344void iwl_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
345 enum dma_data_direction dma_dir);
346int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
347 struct sk_buff_head *skbs);
348int iwl_queue_space(const struct iwl_queue *q);
349
350
351
352
353int iwl_dump_fh(struct iwl_trans *trans, char **buf);
354void iwl_dump_csr(struct iwl_trans *trans);
355
356
357
358
359static inline void iwl_disable_interrupts(struct iwl_trans *trans)
360{
361 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
362 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
363
364
365 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
366
367
368
369 iwl_write32(trans, CSR_INT, 0xffffffff);
370 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
371 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
372}
373
374static inline void iwl_enable_interrupts(struct iwl_trans *trans)
375{
376 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
377
378 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
379 set_bit(STATUS_INT_ENABLED, &trans_pcie->status);
380 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
381}
382
383static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
384{
385 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
386 iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
387}
388
389static inline void iwl_wake_queue(struct iwl_trans *trans,
390 struct iwl_tx_queue *txq)
391{
392 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
393
394 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
395 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
396 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
397 }
398}
399
400static inline void iwl_stop_queue(struct iwl_trans *trans,
401 struct iwl_tx_queue *txq)
402{
403 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
404
405 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
406 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
407 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
408 } else
409 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
410 txq->q.id);
411}
412
413static inline int iwl_queue_used(const struct iwl_queue *q, int i)
414{
415 return q->write_ptr >= q->read_ptr ?
416 (i >= q->read_ptr && i < q->write_ptr) :
417 !(i < q->read_ptr && i >= q->write_ptr);
418}
419
420static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
421{
422 return index & (q->n_window - 1);
423}
424
425static inline const char *
426trans_pcie_get_cmd_string(struct iwl_trans_pcie *trans_pcie, u8 cmd)
427{
428 if (!trans_pcie->command_names || !trans_pcie->command_names[cmd])
429 return "UNKNOWN";
430 return trans_pcie->command_names[cmd];
431}
432
433static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
434{
435 return !(iwl_read32(trans, CSR_GP_CNTRL) &
436 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
437}
438
439#endif
440