linux/sound/soc/codecs/wm8985.c
<<
>>
Prefs
   1/*
   2 * wm8985.c  --  WM8985 ALSA SoC Audio driver
   3 *
   4 * Copyright 2010 Wolfson Microelectronics plc
   5 *
   6 * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
   7 *
   8 * This program is free software; you can redistribute it and/or modify
   9 * it under the terms of the GNU General Public License version 2 as
  10 * published by the Free Software Foundation.
  11 *
  12 * TODO:
  13 *  o Add OUT3/OUT4 mixer controls.
  14 */
  15
  16#include <linux/module.h>
  17#include <linux/moduleparam.h>
  18#include <linux/init.h>
  19#include <linux/delay.h>
  20#include <linux/pm.h>
  21#include <linux/i2c.h>
  22#include <linux/regmap.h>
  23#include <linux/regulator/consumer.h>
  24#include <linux/spi/spi.h>
  25#include <linux/slab.h>
  26#include <sound/core.h>
  27#include <sound/pcm.h>
  28#include <sound/pcm_params.h>
  29#include <sound/soc.h>
  30#include <sound/initval.h>
  31#include <sound/tlv.h>
  32
  33#include "wm8985.h"
  34
  35#define WM8985_NUM_SUPPLIES 4
  36static const char *wm8985_supply_names[WM8985_NUM_SUPPLIES] = {
  37        "DCVDD",
  38        "DBVDD",
  39        "AVDD1",
  40        "AVDD2"
  41};
  42
  43static const struct reg_default wm8985_reg_defaults[] = {
  44        { 1,  0x0000 },     /* R1  - Power management 1 */
  45        { 2,  0x0000 },     /* R2  - Power management 2 */
  46        { 3,  0x0000 },     /* R3  - Power management 3 */
  47        { 4,  0x0050 },     /* R4  - Audio Interface */
  48        { 5,  0x0000 },     /* R5  - Companding control */
  49        { 6,  0x0140 },     /* R6  - Clock Gen control */
  50        { 7,  0x0000 },     /* R7  - Additional control */
  51        { 8,  0x0000 },     /* R8  - GPIO Control */
  52        { 9,  0x0000 },     /* R9  - Jack Detect Control 1 */
  53        { 10, 0x0000 },     /* R10 - DAC Control */
  54        { 11, 0x00FF },     /* R11 - Left DAC digital Vol */
  55        { 12, 0x00FF },     /* R12 - Right DAC digital vol */
  56        { 13, 0x0000 },     /* R13 - Jack Detect Control 2 */
  57        { 14, 0x0100 },     /* R14 - ADC Control */
  58        { 15, 0x00FF },     /* R15 - Left ADC Digital Vol */
  59        { 16, 0x00FF },     /* R16 - Right ADC Digital Vol */
  60        { 18, 0x012C },     /* R18 - EQ1 - low shelf */
  61        { 19, 0x002C },     /* R19 - EQ2 - peak 1 */
  62        { 20, 0x002C },     /* R20 - EQ3 - peak 2 */
  63        { 21, 0x002C },     /* R21 - EQ4 - peak 3 */
  64        { 22, 0x002C },     /* R22 - EQ5 - high shelf */
  65        { 24, 0x0032 },     /* R24 - DAC Limiter 1 */
  66        { 25, 0x0000 },     /* R25 - DAC Limiter 2 */
  67        { 27, 0x0000 },     /* R27 - Notch Filter 1 */
  68        { 28, 0x0000 },     /* R28 - Notch Filter 2 */
  69        { 29, 0x0000 },     /* R29 - Notch Filter 3 */
  70        { 30, 0x0000 },     /* R30 - Notch Filter 4 */
  71        { 32, 0x0038 },     /* R32 - ALC control 1 */
  72        { 33, 0x000B },     /* R33 - ALC control 2 */
  73        { 34, 0x0032 },     /* R34 - ALC control 3 */
  74        { 35, 0x0000 },     /* R35 - Noise Gate */
  75        { 36, 0x0008 },     /* R36 - PLL N */
  76        { 37, 0x000C },     /* R37 - PLL K 1 */
  77        { 38, 0x0093 },     /* R38 - PLL K 2 */
  78        { 39, 0x00E9 },     /* R39 - PLL K 3 */
  79        { 41, 0x0000 },     /* R41 - 3D control */
  80        { 42, 0x0000 },     /* R42 - OUT4 to ADC */
  81        { 43, 0x0000 },     /* R43 - Beep control */
  82        { 44, 0x0033 },     /* R44 - Input ctrl */
  83        { 45, 0x0010 },     /* R45 - Left INP PGA gain ctrl */
  84        { 46, 0x0010 },     /* R46 - Right INP PGA gain ctrl */
  85        { 47, 0x0100 },     /* R47 - Left ADC BOOST ctrl */
  86        { 48, 0x0100 },     /* R48 - Right ADC BOOST ctrl */
  87        { 49, 0x0002 },     /* R49 - Output ctrl */
  88        { 50, 0x0001 },     /* R50 - Left mixer ctrl */
  89        { 51, 0x0001 },     /* R51 - Right mixer ctrl */
  90        { 52, 0x0039 },     /* R52 - LOUT1 (HP) volume ctrl */
  91        { 53, 0x0039 },     /* R53 - ROUT1 (HP) volume ctrl */
  92        { 54, 0x0039 },     /* R54 - LOUT2 (SPK) volume ctrl */
  93        { 55, 0x0039 },     /* R55 - ROUT2 (SPK) volume ctrl */
  94        { 56, 0x0001 },     /* R56 - OUT3 mixer ctrl */
  95        { 57, 0x0001 },     /* R57 - OUT4 (MONO) mix ctrl */
  96        { 60, 0x0004 },     /* R60 - OUTPUT ctrl */
  97        { 61, 0x0000 },     /* R61 - BIAS CTRL */
  98};
  99
 100static bool wm8985_writeable(struct device *dev, unsigned int reg)
 101{
 102        switch (reg) {
 103        case WM8985_SOFTWARE_RESET:
 104        case WM8985_POWER_MANAGEMENT_1:
 105        case WM8985_POWER_MANAGEMENT_2:
 106        case WM8985_POWER_MANAGEMENT_3:
 107        case WM8985_AUDIO_INTERFACE:
 108        case WM8985_COMPANDING_CONTROL:
 109        case WM8985_CLOCK_GEN_CONTROL:
 110        case WM8985_ADDITIONAL_CONTROL:
 111        case WM8985_GPIO_CONTROL:
 112        case WM8985_JACK_DETECT_CONTROL_1:
 113        case WM8985_DAC_CONTROL:
 114        case WM8985_LEFT_DAC_DIGITAL_VOL:
 115        case WM8985_RIGHT_DAC_DIGITAL_VOL:
 116        case WM8985_JACK_DETECT_CONTROL_2:
 117        case WM8985_ADC_CONTROL:
 118        case WM8985_LEFT_ADC_DIGITAL_VOL:
 119        case WM8985_RIGHT_ADC_DIGITAL_VOL:
 120        case WM8985_EQ1_LOW_SHELF:
 121        case WM8985_EQ2_PEAK_1:
 122        case WM8985_EQ3_PEAK_2:
 123        case WM8985_EQ4_PEAK_3:
 124        case WM8985_EQ5_HIGH_SHELF:
 125        case WM8985_DAC_LIMITER_1:
 126        case WM8985_DAC_LIMITER_2:
 127        case WM8985_NOTCH_FILTER_1:
 128        case WM8985_NOTCH_FILTER_2:
 129        case WM8985_NOTCH_FILTER_3:
 130        case WM8985_NOTCH_FILTER_4:
 131        case WM8985_ALC_CONTROL_1:
 132        case WM8985_ALC_CONTROL_2:
 133        case WM8985_ALC_CONTROL_3:
 134        case WM8985_NOISE_GATE:
 135        case WM8985_PLL_N:
 136        case WM8985_PLL_K_1:
 137        case WM8985_PLL_K_2:
 138        case WM8985_PLL_K_3:
 139        case WM8985_3D_CONTROL:
 140        case WM8985_OUT4_TO_ADC:
 141        case WM8985_BEEP_CONTROL:
 142        case WM8985_INPUT_CTRL:
 143        case WM8985_LEFT_INP_PGA_GAIN_CTRL:
 144        case WM8985_RIGHT_INP_PGA_GAIN_CTRL:
 145        case WM8985_LEFT_ADC_BOOST_CTRL:
 146        case WM8985_RIGHT_ADC_BOOST_CTRL:
 147        case WM8985_OUTPUT_CTRL0:
 148        case WM8985_LEFT_MIXER_CTRL:
 149        case WM8985_RIGHT_MIXER_CTRL:
 150        case WM8985_LOUT1_HP_VOLUME_CTRL:
 151        case WM8985_ROUT1_HP_VOLUME_CTRL:
 152        case WM8985_LOUT2_SPK_VOLUME_CTRL:
 153        case WM8985_ROUT2_SPK_VOLUME_CTRL:
 154        case WM8985_OUT3_MIXER_CTRL:
 155        case WM8985_OUT4_MONO_MIX_CTRL:
 156        case WM8985_OUTPUT_CTRL1:
 157        case WM8985_BIAS_CTRL:
 158                return true;
 159        default:
 160                return false;
 161        }
 162}
 163
 164/*
 165 * latch bit 8 of these registers to ensure instant
 166 * volume updates
 167 */
 168static const int volume_update_regs[] = {
 169        WM8985_LEFT_DAC_DIGITAL_VOL,
 170        WM8985_RIGHT_DAC_DIGITAL_VOL,
 171        WM8985_LEFT_ADC_DIGITAL_VOL,
 172        WM8985_RIGHT_ADC_DIGITAL_VOL,
 173        WM8985_LOUT2_SPK_VOLUME_CTRL,
 174        WM8985_ROUT2_SPK_VOLUME_CTRL,
 175        WM8985_LOUT1_HP_VOLUME_CTRL,
 176        WM8985_ROUT1_HP_VOLUME_CTRL,
 177        WM8985_LEFT_INP_PGA_GAIN_CTRL,
 178        WM8985_RIGHT_INP_PGA_GAIN_CTRL
 179};
 180
 181struct wm8985_priv {
 182        struct regmap *regmap;
 183        struct regulator_bulk_data supplies[WM8985_NUM_SUPPLIES];
 184        unsigned int sysclk;
 185        unsigned int bclk;
 186};
 187
 188static const struct {
 189        int div;
 190        int ratio;
 191} fs_ratios[] = {
 192        { 10, 128 },
 193        { 15, 192 },
 194        { 20, 256 },
 195        { 30, 384 },
 196        { 40, 512 },
 197        { 60, 768 },
 198        { 80, 1024 },
 199        { 120, 1536 }
 200};
 201
 202static const int srates[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
 203
 204static const int bclk_divs[] = {
 205        1, 2, 4, 8, 16, 32
 206};
 207
 208static int eqmode_get(struct snd_kcontrol *kcontrol,
 209                      struct snd_ctl_elem_value *ucontrol);
 210static int eqmode_put(struct snd_kcontrol *kcontrol,
 211                      struct snd_ctl_elem_value *ucontrol);
 212
 213static const DECLARE_TLV_DB_SCALE(dac_tlv, -12700, 50, 1);
 214static const DECLARE_TLV_DB_SCALE(adc_tlv, -12700, 50, 1);
 215static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
 216static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv, -600, 100, 0);
 217static const DECLARE_TLV_DB_SCALE(lim_boost_tlv, 0, 100, 0);
 218static const DECLARE_TLV_DB_SCALE(alc_min_tlv, -1200, 600, 0);
 219static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -675, 600, 0);
 220static const DECLARE_TLV_DB_SCALE(alc_tar_tlv, -2250, 150, 0);
 221static const DECLARE_TLV_DB_SCALE(pga_vol_tlv, -1200, 75, 0);
 222static const DECLARE_TLV_DB_SCALE(boost_tlv, -1200, 300, 1);
 223static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
 224static const DECLARE_TLV_DB_SCALE(aux_tlv, -1500, 300, 0);
 225static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
 226static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
 227
 228static const char *alc_sel_text[] = { "Off", "Right", "Left", "Stereo" };
 229static const SOC_ENUM_SINGLE_DECL(alc_sel, WM8985_ALC_CONTROL_1, 7,
 230                                  alc_sel_text);
 231
 232static const char *alc_mode_text[] = { "ALC", "Limiter" };
 233static const SOC_ENUM_SINGLE_DECL(alc_mode, WM8985_ALC_CONTROL_3, 8,
 234                                  alc_mode_text);
 235
 236static const char *filter_mode_text[] = { "Audio", "Application" };
 237static const SOC_ENUM_SINGLE_DECL(filter_mode, WM8985_ADC_CONTROL, 7,
 238                                  filter_mode_text);
 239
 240static const char *eq_bw_text[] = { "Narrow", "Wide" };
 241static const char *eqmode_text[] = { "Capture", "Playback" };
 242static const SOC_ENUM_SINGLE_EXT_DECL(eqmode, eqmode_text);
 243
 244static const char *eq1_cutoff_text[] = {
 245        "80Hz", "105Hz", "135Hz", "175Hz"
 246};
 247static const SOC_ENUM_SINGLE_DECL(eq1_cutoff, WM8985_EQ1_LOW_SHELF, 5,
 248                                  eq1_cutoff_text);
 249static const char *eq2_cutoff_text[] = {
 250        "230Hz", "300Hz", "385Hz", "500Hz"
 251};
 252static const SOC_ENUM_SINGLE_DECL(eq2_bw, WM8985_EQ2_PEAK_1, 8, eq_bw_text);
 253static const SOC_ENUM_SINGLE_DECL(eq2_cutoff, WM8985_EQ2_PEAK_1, 5,
 254                                  eq2_cutoff_text);
 255static const char *eq3_cutoff_text[] = {
 256        "650Hz", "850Hz", "1.1kHz", "1.4kHz"
 257};
 258static const SOC_ENUM_SINGLE_DECL(eq3_bw, WM8985_EQ3_PEAK_2, 8, eq_bw_text);
 259static const SOC_ENUM_SINGLE_DECL(eq3_cutoff, WM8985_EQ3_PEAK_2, 5,
 260                                  eq3_cutoff_text);
 261static const char *eq4_cutoff_text[] = {
 262        "1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
 263};
 264static const SOC_ENUM_SINGLE_DECL(eq4_bw, WM8985_EQ4_PEAK_3, 8, eq_bw_text);
 265static const SOC_ENUM_SINGLE_DECL(eq4_cutoff, WM8985_EQ4_PEAK_3, 5,
 266                                  eq4_cutoff_text);
 267static const char *eq5_cutoff_text[] = {
 268        "5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
 269};
 270static const SOC_ENUM_SINGLE_DECL(eq5_cutoff, WM8985_EQ5_HIGH_SHELF, 5,
 271                                  eq5_cutoff_text);
 272
 273static const char *speaker_mode_text[] = { "Class A/B", "Class D" };
 274static const SOC_ENUM_SINGLE_DECL(speaker_mode, 0x17, 8, speaker_mode_text);
 275
 276static const char *depth_3d_text[] = {
 277        "Off",
 278        "6.67%",
 279        "13.3%",
 280        "20%",
 281        "26.7%",
 282        "33.3%",
 283        "40%",
 284        "46.6%",
 285        "53.3%",
 286        "60%",
 287        "66.7%",
 288        "73.3%",
 289        "80%",
 290        "86.7%",
 291        "93.3%",
 292        "100%"
 293};
 294static const SOC_ENUM_SINGLE_DECL(depth_3d, WM8985_3D_CONTROL, 0,
 295                                  depth_3d_text);
 296
 297static const struct snd_kcontrol_new wm8985_snd_controls[] = {
 298        SOC_SINGLE("Digital Loopback Switch", WM8985_COMPANDING_CONTROL,
 299                0, 1, 0),
 300
 301        SOC_ENUM("ALC Capture Function", alc_sel),
 302        SOC_SINGLE_TLV("ALC Capture Max Volume", WM8985_ALC_CONTROL_1,
 303                3, 7, 0, alc_max_tlv),
 304        SOC_SINGLE_TLV("ALC Capture Min Volume", WM8985_ALC_CONTROL_1,
 305                0, 7, 0, alc_min_tlv),
 306        SOC_SINGLE_TLV("ALC Capture Target Volume", WM8985_ALC_CONTROL_2,
 307                0, 15, 0, alc_tar_tlv),
 308        SOC_SINGLE("ALC Capture Attack", WM8985_ALC_CONTROL_3, 0, 10, 0),
 309        SOC_SINGLE("ALC Capture Hold", WM8985_ALC_CONTROL_2, 4, 10, 0),
 310        SOC_SINGLE("ALC Capture Decay", WM8985_ALC_CONTROL_3, 4, 10, 0),
 311        SOC_ENUM("ALC Mode", alc_mode),
 312        SOC_SINGLE("ALC Capture NG Switch", WM8985_NOISE_GATE,
 313                3, 1, 0),
 314        SOC_SINGLE("ALC Capture NG Threshold", WM8985_NOISE_GATE,
 315                0, 7, 1),
 316
 317        SOC_DOUBLE_R_TLV("Capture Volume", WM8985_LEFT_ADC_DIGITAL_VOL,
 318                WM8985_RIGHT_ADC_DIGITAL_VOL, 0, 255, 0, adc_tlv),
 319        SOC_DOUBLE_R("Capture PGA ZC Switch", WM8985_LEFT_INP_PGA_GAIN_CTRL,
 320                WM8985_RIGHT_INP_PGA_GAIN_CTRL, 7, 1, 0),
 321        SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8985_LEFT_INP_PGA_GAIN_CTRL,
 322                WM8985_RIGHT_INP_PGA_GAIN_CTRL, 0, 63, 0, pga_vol_tlv),
 323
 324        SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
 325                WM8985_LEFT_ADC_BOOST_CTRL, WM8985_RIGHT_ADC_BOOST_CTRL,
 326                8, 1, 0, pga_boost_tlv),
 327
 328        SOC_DOUBLE("ADC Inversion Switch", WM8985_ADC_CONTROL, 0, 1, 1, 0),
 329        SOC_SINGLE("ADC 128x Oversampling Switch", WM8985_ADC_CONTROL, 8, 1, 0),
 330
 331        SOC_DOUBLE_R_TLV("Playback Volume", WM8985_LEFT_DAC_DIGITAL_VOL,
 332                WM8985_RIGHT_DAC_DIGITAL_VOL, 0, 255, 0, dac_tlv),
 333
 334        SOC_SINGLE("DAC Playback Limiter Switch", WM8985_DAC_LIMITER_1, 8, 1, 0),
 335        SOC_SINGLE("DAC Playback Limiter Decay", WM8985_DAC_LIMITER_1, 4, 10, 0),
 336        SOC_SINGLE("DAC Playback Limiter Attack", WM8985_DAC_LIMITER_1, 0, 11, 0),
 337        SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8985_DAC_LIMITER_2,
 338                4, 7, 1, lim_thresh_tlv),
 339        SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8985_DAC_LIMITER_2,
 340                0, 12, 0, lim_boost_tlv),
 341        SOC_DOUBLE("DAC Inversion Switch", WM8985_DAC_CONTROL, 0, 1, 1, 0),
 342        SOC_SINGLE("DAC Auto Mute Switch", WM8985_DAC_CONTROL, 2, 1, 0),
 343        SOC_SINGLE("DAC 128x Oversampling Switch", WM8985_DAC_CONTROL, 3, 1, 0),
 344
 345        SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8985_LOUT1_HP_VOLUME_CTRL,
 346                WM8985_ROUT1_HP_VOLUME_CTRL, 0, 63, 0, out_tlv),
 347        SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
 348                WM8985_ROUT1_HP_VOLUME_CTRL, 7, 1, 0),
 349        SOC_DOUBLE_R("Headphone Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
 350                WM8985_ROUT1_HP_VOLUME_CTRL, 6, 1, 1),
 351
 352        SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8985_LOUT2_SPK_VOLUME_CTRL,
 353                WM8985_ROUT2_SPK_VOLUME_CTRL, 0, 63, 0, out_tlv),
 354        SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
 355                WM8985_ROUT2_SPK_VOLUME_CTRL, 7, 1, 0),
 356        SOC_DOUBLE_R("Speaker Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
 357                WM8985_ROUT2_SPK_VOLUME_CTRL, 6, 1, 1),
 358
 359        SOC_SINGLE("High Pass Filter Switch", WM8985_ADC_CONTROL, 8, 1, 0),
 360        SOC_ENUM("High Pass Filter Mode", filter_mode),
 361        SOC_SINGLE("High Pass Filter Cutoff", WM8985_ADC_CONTROL, 4, 7, 0),
 362
 363        SOC_DOUBLE_R_TLV("Aux Bypass Volume",
 364                WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 6, 7, 0,
 365                aux_tlv),
 366
 367        SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
 368                WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 2, 7, 0,
 369                bypass_tlv),
 370
 371        SOC_ENUM_EXT("Equalizer Function", eqmode, eqmode_get, eqmode_put),
 372        SOC_ENUM("EQ1 Cutoff", eq1_cutoff),
 373        SOC_SINGLE_TLV("EQ1 Volume", WM8985_EQ1_LOW_SHELF,  0, 24, 1, eq_tlv),
 374        SOC_ENUM("EQ2 Bandwith", eq2_bw),
 375        SOC_ENUM("EQ2 Cutoff", eq2_cutoff),
 376        SOC_SINGLE_TLV("EQ2 Volume", WM8985_EQ2_PEAK_1, 0, 24, 1, eq_tlv),
 377        SOC_ENUM("EQ3 Bandwith", eq3_bw),
 378        SOC_ENUM("EQ3 Cutoff", eq3_cutoff),
 379        SOC_SINGLE_TLV("EQ3 Volume", WM8985_EQ3_PEAK_2, 0, 24, 1, eq_tlv),
 380        SOC_ENUM("EQ4 Bandwith", eq4_bw),
 381        SOC_ENUM("EQ4 Cutoff", eq4_cutoff),
 382        SOC_SINGLE_TLV("EQ4 Volume", WM8985_EQ4_PEAK_3, 0, 24, 1, eq_tlv),
 383        SOC_ENUM("EQ5 Cutoff", eq5_cutoff),
 384        SOC_SINGLE_TLV("EQ5 Volume", WM8985_EQ5_HIGH_SHELF, 0, 24, 1, eq_tlv),
 385
 386        SOC_ENUM("3D Depth", depth_3d),
 387
 388        SOC_ENUM("Speaker Mode", speaker_mode)
 389};
 390
 391static const struct snd_kcontrol_new left_out_mixer[] = {
 392        SOC_DAPM_SINGLE("Line Switch", WM8985_LEFT_MIXER_CTRL, 1, 1, 0),
 393        SOC_DAPM_SINGLE("Aux Switch", WM8985_LEFT_MIXER_CTRL, 5, 1, 0),
 394        SOC_DAPM_SINGLE("PCM Switch", WM8985_LEFT_MIXER_CTRL, 0, 1, 0),
 395};
 396
 397static const struct snd_kcontrol_new right_out_mixer[] = {
 398        SOC_DAPM_SINGLE("Line Switch", WM8985_RIGHT_MIXER_CTRL, 1, 1, 0),
 399        SOC_DAPM_SINGLE("Aux Switch", WM8985_RIGHT_MIXER_CTRL, 5, 1, 0),
 400        SOC_DAPM_SINGLE("PCM Switch", WM8985_RIGHT_MIXER_CTRL, 0, 1, 0),
 401};
 402
 403static const struct snd_kcontrol_new left_input_mixer[] = {
 404        SOC_DAPM_SINGLE("L2 Switch", WM8985_INPUT_CTRL, 2, 1, 0),
 405        SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 1, 1, 0),
 406        SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 0, 1, 0),
 407};
 408
 409static const struct snd_kcontrol_new right_input_mixer[] = {
 410        SOC_DAPM_SINGLE("R2 Switch", WM8985_INPUT_CTRL, 6, 1, 0),
 411        SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 5, 1, 0),
 412        SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 4, 1, 0),
 413};
 414
 415static const struct snd_kcontrol_new left_boost_mixer[] = {
 416        SOC_DAPM_SINGLE_TLV("L2 Volume", WM8985_LEFT_ADC_BOOST_CTRL,
 417                4, 7, 0, boost_tlv),
 418        SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8985_LEFT_ADC_BOOST_CTRL,
 419                0, 7, 0, boost_tlv)
 420};
 421
 422static const struct snd_kcontrol_new right_boost_mixer[] = {
 423        SOC_DAPM_SINGLE_TLV("R2 Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
 424                4, 7, 0, boost_tlv),
 425        SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
 426                0, 7, 0, boost_tlv)
 427};
 428
 429static const struct snd_soc_dapm_widget wm8985_dapm_widgets[] = {
 430        SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8985_POWER_MANAGEMENT_3,
 431                0, 0),
 432        SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8985_POWER_MANAGEMENT_3,
 433                1, 0),
 434        SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8985_POWER_MANAGEMENT_2,
 435                0, 0),
 436        SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8985_POWER_MANAGEMENT_2,
 437                1, 0),
 438
 439        SND_SOC_DAPM_MIXER("Left Output Mixer", WM8985_POWER_MANAGEMENT_3,
 440                2, 0, left_out_mixer, ARRAY_SIZE(left_out_mixer)),
 441        SND_SOC_DAPM_MIXER("Right Output Mixer", WM8985_POWER_MANAGEMENT_3,
 442                3, 0, right_out_mixer, ARRAY_SIZE(right_out_mixer)),
 443
 444        SND_SOC_DAPM_MIXER("Left Input Mixer", WM8985_POWER_MANAGEMENT_2,
 445                2, 0, left_input_mixer, ARRAY_SIZE(left_input_mixer)),
 446        SND_SOC_DAPM_MIXER("Right Input Mixer", WM8985_POWER_MANAGEMENT_2,
 447                3, 0, right_input_mixer, ARRAY_SIZE(right_input_mixer)),
 448
 449        SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8985_POWER_MANAGEMENT_2,
 450                4, 0, left_boost_mixer, ARRAY_SIZE(left_boost_mixer)),
 451        SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8985_POWER_MANAGEMENT_2,
 452                5, 0, right_boost_mixer, ARRAY_SIZE(right_boost_mixer)),
 453
 454        SND_SOC_DAPM_PGA("Left Capture PGA", WM8985_LEFT_INP_PGA_GAIN_CTRL,
 455                6, 1, NULL, 0),
 456        SND_SOC_DAPM_PGA("Right Capture PGA", WM8985_RIGHT_INP_PGA_GAIN_CTRL,
 457                6, 1, NULL, 0),
 458
 459        SND_SOC_DAPM_PGA("Left Headphone Out", WM8985_POWER_MANAGEMENT_2,
 460                7, 0, NULL, 0),
 461        SND_SOC_DAPM_PGA("Right Headphone Out", WM8985_POWER_MANAGEMENT_2,
 462                8, 0, NULL, 0),
 463
 464        SND_SOC_DAPM_PGA("Left Speaker Out", WM8985_POWER_MANAGEMENT_3,
 465                5, 0, NULL, 0),
 466        SND_SOC_DAPM_PGA("Right Speaker Out", WM8985_POWER_MANAGEMENT_3,
 467                6, 0, NULL, 0),
 468
 469        SND_SOC_DAPM_SUPPLY("Mic Bias", WM8985_POWER_MANAGEMENT_1, 4, 0,
 470                            NULL, 0),
 471
 472        SND_SOC_DAPM_INPUT("LIN"),
 473        SND_SOC_DAPM_INPUT("LIP"),
 474        SND_SOC_DAPM_INPUT("RIN"),
 475        SND_SOC_DAPM_INPUT("RIP"),
 476        SND_SOC_DAPM_INPUT("AUXL"),
 477        SND_SOC_DAPM_INPUT("AUXR"),
 478        SND_SOC_DAPM_INPUT("L2"),
 479        SND_SOC_DAPM_INPUT("R2"),
 480        SND_SOC_DAPM_OUTPUT("HPL"),
 481        SND_SOC_DAPM_OUTPUT("HPR"),
 482        SND_SOC_DAPM_OUTPUT("SPKL"),
 483        SND_SOC_DAPM_OUTPUT("SPKR")
 484};
 485
 486static const struct snd_soc_dapm_route wm8985_dapm_routes[] = {
 487        { "Right Output Mixer", "PCM Switch", "Right DAC" },
 488        { "Right Output Mixer", "Aux Switch", "AUXR" },
 489        { "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
 490
 491        { "Left Output Mixer", "PCM Switch", "Left DAC" },
 492        { "Left Output Mixer", "Aux Switch", "AUXL" },
 493        { "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
 494
 495        { "Right Headphone Out", NULL, "Right Output Mixer" },
 496        { "HPR", NULL, "Right Headphone Out" },
 497
 498        { "Left Headphone Out", NULL, "Left Output Mixer" },
 499        { "HPL", NULL, "Left Headphone Out" },
 500
 501        { "Right Speaker Out", NULL, "Right Output Mixer" },
 502        { "SPKR", NULL, "Right Speaker Out" },
 503
 504        { "Left Speaker Out", NULL, "Left Output Mixer" },
 505        { "SPKL", NULL, "Left Speaker Out" },
 506
 507        { "Right ADC", NULL, "Right Boost Mixer" },
 508
 509        { "Right Boost Mixer", "AUXR Volume", "AUXR" },
 510        { "Right Boost Mixer", NULL, "Right Capture PGA" },
 511        { "Right Boost Mixer", "R2 Volume", "R2" },
 512
 513        { "Left ADC", NULL, "Left Boost Mixer" },
 514
 515        { "Left Boost Mixer", "AUXL Volume", "AUXL" },
 516        { "Left Boost Mixer", NULL, "Left Capture PGA" },
 517        { "Left Boost Mixer", "L2 Volume", "L2" },
 518
 519        { "Right Capture PGA", NULL, "Right Input Mixer" },
 520        { "Left Capture PGA", NULL, "Left Input Mixer" },
 521
 522        { "Right Input Mixer", "R2 Switch", "R2" },
 523        { "Right Input Mixer", "MicN Switch", "RIN" },
 524        { "Right Input Mixer", "MicP Switch", "RIP" },
 525
 526        { "Left Input Mixer", "L2 Switch", "L2" },
 527        { "Left Input Mixer", "MicN Switch", "LIN" },
 528        { "Left Input Mixer", "MicP Switch", "LIP" },
 529};
 530
 531static int eqmode_get(struct snd_kcontrol *kcontrol,
 532                      struct snd_ctl_elem_value *ucontrol)
 533{
 534        struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
 535        unsigned int reg;
 536
 537        reg = snd_soc_read(codec, WM8985_EQ1_LOW_SHELF);
 538        if (reg & WM8985_EQ3DMODE)
 539                ucontrol->value.integer.value[0] = 1;
 540        else
 541                ucontrol->value.integer.value[0] = 0;
 542
 543        return 0;
 544}
 545
 546static int eqmode_put(struct snd_kcontrol *kcontrol,
 547                      struct snd_ctl_elem_value *ucontrol)
 548{
 549        struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
 550        unsigned int regpwr2, regpwr3;
 551        unsigned int reg_eq;
 552
 553        if (ucontrol->value.integer.value[0] != 0
 554                        && ucontrol->value.integer.value[0] != 1)
 555                return -EINVAL;
 556
 557        reg_eq = snd_soc_read(codec, WM8985_EQ1_LOW_SHELF);
 558        switch ((reg_eq & WM8985_EQ3DMODE) >> WM8985_EQ3DMODE_SHIFT) {
 559        case 0:
 560                if (!ucontrol->value.integer.value[0])
 561                        return 0;
 562                break;
 563        case 1:
 564                if (ucontrol->value.integer.value[0])
 565                        return 0;
 566                break;
 567        }
 568
 569        regpwr2 = snd_soc_read(codec, WM8985_POWER_MANAGEMENT_2);
 570        regpwr3 = snd_soc_read(codec, WM8985_POWER_MANAGEMENT_3);
 571        /* disable the DACs and ADCs */
 572        snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_2,
 573                            WM8985_ADCENR_MASK | WM8985_ADCENL_MASK, 0);
 574        snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_3,
 575                            WM8985_DACENR_MASK | WM8985_DACENL_MASK, 0);
 576        snd_soc_update_bits(codec, WM8985_ADDITIONAL_CONTROL,
 577                            WM8985_M128ENB_MASK, WM8985_M128ENB);
 578        /* set the desired eqmode */
 579        snd_soc_update_bits(codec, WM8985_EQ1_LOW_SHELF,
 580                            WM8985_EQ3DMODE_MASK,
 581                            ucontrol->value.integer.value[0]
 582                            << WM8985_EQ3DMODE_SHIFT);
 583        /* restore DAC/ADC configuration */
 584        snd_soc_write(codec, WM8985_POWER_MANAGEMENT_2, regpwr2);
 585        snd_soc_write(codec, WM8985_POWER_MANAGEMENT_3, regpwr3);
 586        return 0;
 587}
 588
 589static int wm8985_reset(struct snd_soc_codec *codec)
 590{
 591        return snd_soc_write(codec, WM8985_SOFTWARE_RESET, 0x0);
 592}
 593
 594static int wm8985_dac_mute(struct snd_soc_dai *dai, int mute)
 595{
 596        struct snd_soc_codec *codec = dai->codec;
 597
 598        return snd_soc_update_bits(codec, WM8985_DAC_CONTROL,
 599                                   WM8985_SOFTMUTE_MASK,
 600                                   !!mute << WM8985_SOFTMUTE_SHIFT);
 601}
 602
 603static int wm8985_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
 604{
 605        struct snd_soc_codec *codec;
 606        u16 format, master, bcp, lrp;
 607
 608        codec = dai->codec;
 609
 610        switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
 611        case SND_SOC_DAIFMT_I2S:
 612                format = 0x2;
 613                break;
 614        case SND_SOC_DAIFMT_RIGHT_J:
 615                format = 0x0;
 616                break;
 617        case SND_SOC_DAIFMT_LEFT_J:
 618                format = 0x1;
 619                break;
 620        case SND_SOC_DAIFMT_DSP_A:
 621        case SND_SOC_DAIFMT_DSP_B:
 622                format = 0x3;
 623                break;
 624        default:
 625                dev_err(dai->dev, "Unknown dai format\n");
 626                return -EINVAL;
 627        }
 628
 629        snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
 630                            WM8985_FMT_MASK, format << WM8985_FMT_SHIFT);
 631
 632        switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
 633        case SND_SOC_DAIFMT_CBM_CFM:
 634                master = 1;
 635                break;
 636        case SND_SOC_DAIFMT_CBS_CFS:
 637                master = 0;
 638                break;
 639        default:
 640                dev_err(dai->dev, "Unknown master/slave configuration\n");
 641                return -EINVAL;
 642        }
 643
 644        snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
 645                            WM8985_MS_MASK, master << WM8985_MS_SHIFT);
 646
 647        /* frame inversion is not valid for dsp modes */
 648        switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
 649        case SND_SOC_DAIFMT_DSP_A:
 650        case SND_SOC_DAIFMT_DSP_B:
 651                switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
 652                case SND_SOC_DAIFMT_IB_IF:
 653                case SND_SOC_DAIFMT_NB_IF:
 654                        return -EINVAL;
 655                default:
 656                        break;
 657                }
 658                break;
 659        default:
 660                break;
 661        }
 662
 663        bcp = lrp = 0;
 664        switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
 665        case SND_SOC_DAIFMT_NB_NF:
 666                break;
 667        case SND_SOC_DAIFMT_IB_IF:
 668                bcp = lrp = 1;
 669                break;
 670        case SND_SOC_DAIFMT_IB_NF:
 671                bcp = 1;
 672                break;
 673        case SND_SOC_DAIFMT_NB_IF:
 674                lrp = 1;
 675                break;
 676        default:
 677                dev_err(dai->dev, "Unknown polarity configuration\n");
 678                return -EINVAL;
 679        }
 680
 681        snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
 682                            WM8985_LRP_MASK, lrp << WM8985_LRP_SHIFT);
 683        snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
 684                            WM8985_BCP_MASK, bcp << WM8985_BCP_SHIFT);
 685        return 0;
 686}
 687
 688static int wm8985_hw_params(struct snd_pcm_substream *substream,
 689                            struct snd_pcm_hw_params *params,
 690                            struct snd_soc_dai *dai)
 691{
 692        int i;
 693        struct snd_soc_codec *codec;
 694        struct wm8985_priv *wm8985;
 695        u16 blen, srate_idx;
 696        unsigned int tmp;
 697        int srate_best;
 698
 699        codec = dai->codec;
 700        wm8985 = snd_soc_codec_get_drvdata(codec);
 701
 702        wm8985->bclk = snd_soc_params_to_bclk(params);
 703        if ((int)wm8985->bclk < 0)
 704                return wm8985->bclk;
 705
 706        switch (params_format(params)) {
 707        case SNDRV_PCM_FORMAT_S16_LE:
 708                blen = 0x0;
 709                break;
 710        case SNDRV_PCM_FORMAT_S20_3LE:
 711                blen = 0x1;
 712                break;
 713        case SNDRV_PCM_FORMAT_S24_LE:
 714                blen = 0x2;
 715                break;
 716        case SNDRV_PCM_FORMAT_S32_LE:
 717                blen = 0x3;
 718                break;
 719        default:
 720                dev_err(dai->dev, "Unsupported word length %u\n",
 721                        params_format(params));
 722                return -EINVAL;
 723        }
 724
 725        snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
 726                            WM8985_WL_MASK, blen << WM8985_WL_SHIFT);
 727
 728        /*
 729         * match to the nearest possible sample rate and rely
 730         * on the array index to configure the SR register
 731         */
 732        srate_idx = 0;
 733        srate_best = abs(srates[0] - params_rate(params));
 734        for (i = 1; i < ARRAY_SIZE(srates); ++i) {
 735                if (abs(srates[i] - params_rate(params)) >= srate_best)
 736                        continue;
 737                srate_idx = i;
 738                srate_best = abs(srates[i] - params_rate(params));
 739        }
 740
 741        dev_dbg(dai->dev, "Selected SRATE = %d\n", srates[srate_idx]);
 742        snd_soc_update_bits(codec, WM8985_ADDITIONAL_CONTROL,
 743                            WM8985_SR_MASK, srate_idx << WM8985_SR_SHIFT);
 744
 745        dev_dbg(dai->dev, "Target BCLK = %uHz\n", wm8985->bclk);
 746        dev_dbg(dai->dev, "SYSCLK = %uHz\n", wm8985->sysclk);
 747
 748        for (i = 0; i < ARRAY_SIZE(fs_ratios); ++i) {
 749                if (wm8985->sysclk / params_rate(params)
 750                                == fs_ratios[i].ratio)
 751                        break;
 752        }
 753
 754        if (i == ARRAY_SIZE(fs_ratios)) {
 755                dev_err(dai->dev, "Unable to configure MCLK ratio %u/%u\n",
 756                        wm8985->sysclk, params_rate(params));
 757                return -EINVAL;
 758        }
 759
 760        dev_dbg(dai->dev, "MCLK ratio = %dfs\n", fs_ratios[i].ratio);
 761        snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
 762                            WM8985_MCLKDIV_MASK, i << WM8985_MCLKDIV_SHIFT);
 763
 764        /* select the appropriate bclk divider */
 765        tmp = (wm8985->sysclk / fs_ratios[i].div) * 10;
 766        for (i = 0; i < ARRAY_SIZE(bclk_divs); ++i) {
 767                if (wm8985->bclk == tmp / bclk_divs[i])
 768                        break;
 769        }
 770
 771        if (i == ARRAY_SIZE(bclk_divs)) {
 772                dev_err(dai->dev, "No matching BCLK divider found\n");
 773                return -EINVAL;
 774        }
 775
 776        dev_dbg(dai->dev, "BCLK div = %d\n", i);
 777        snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
 778                            WM8985_BCLKDIV_MASK, i << WM8985_BCLKDIV_SHIFT);
 779        return 0;
 780}
 781
 782struct pll_div {
 783        u32 div2:1;
 784        u32 n:4;
 785        u32 k:24;
 786};
 787
 788#define FIXED_PLL_SIZE ((1ULL << 24) * 10)
 789static int pll_factors(struct pll_div *pll_div, unsigned int target,
 790                       unsigned int source)
 791{
 792        u64 Kpart;
 793        unsigned long int K, Ndiv, Nmod;
 794
 795        pll_div->div2 = 0;
 796        Ndiv = target / source;
 797        if (Ndiv < 6) {
 798                source >>= 1;
 799                pll_div->div2 = 1;
 800                Ndiv = target / source;
 801        }
 802
 803        if (Ndiv < 6 || Ndiv > 12) {
 804                printk(KERN_ERR "%s: WM8985 N value is not within"
 805                       " the recommended range: %lu\n", __func__, Ndiv);
 806                return -EINVAL;
 807        }
 808        pll_div->n = Ndiv;
 809
 810        Nmod = target % source;
 811        Kpart = FIXED_PLL_SIZE * (u64)Nmod;
 812
 813        do_div(Kpart, source);
 814
 815        K = Kpart & 0xffffffff;
 816        if ((K % 10) >= 5)
 817                K += 5;
 818        K /= 10;
 819        pll_div->k = K;
 820
 821        return 0;
 822}
 823
 824static int wm8985_set_pll(struct snd_soc_dai *dai, int pll_id,
 825                          int source, unsigned int freq_in,
 826                          unsigned int freq_out)
 827{
 828        int ret;
 829        struct snd_soc_codec *codec;
 830        struct pll_div pll_div;
 831
 832        codec = dai->codec;
 833        if (freq_in && freq_out) {
 834                ret = pll_factors(&pll_div, freq_out * 4 * 2, freq_in);
 835                if (ret)
 836                        return ret;
 837        }
 838
 839        /* disable the PLL before reprogramming it */
 840        snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
 841                            WM8985_PLLEN_MASK, 0);
 842        
 843        if (!freq_in || !freq_out)
 844                return 0;
 845
 846        /* set PLLN and PRESCALE */
 847        snd_soc_write(codec, WM8985_PLL_N,
 848                      (pll_div.div2 << WM8985_PLL_PRESCALE_SHIFT)
 849                      | pll_div.n);
 850        /* set PLLK */
 851        snd_soc_write(codec, WM8985_PLL_K_3, pll_div.k & 0x1ff);
 852        snd_soc_write(codec, WM8985_PLL_K_2, (pll_div.k >> 9) & 0x1ff);
 853        snd_soc_write(codec, WM8985_PLL_K_1, (pll_div.k >> 18));
 854        /* set the source of the clock to be the PLL */
 855        snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
 856                            WM8985_CLKSEL_MASK, WM8985_CLKSEL);
 857        /* enable the PLL */
 858        snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
 859                            WM8985_PLLEN_MASK, WM8985_PLLEN);
 860        return 0;
 861}
 862
 863static int wm8985_set_sysclk(struct snd_soc_dai *dai,
 864                             int clk_id, unsigned int freq, int dir)
 865{
 866        struct snd_soc_codec *codec;
 867        struct wm8985_priv *wm8985;
 868
 869        codec = dai->codec;
 870        wm8985 = snd_soc_codec_get_drvdata(codec);
 871
 872        switch (clk_id) {
 873        case WM8985_CLKSRC_MCLK:
 874                snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
 875                                    WM8985_CLKSEL_MASK, 0);
 876                snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
 877                                    WM8985_PLLEN_MASK, 0);
 878                break;
 879        case WM8985_CLKSRC_PLL:
 880                snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
 881                                    WM8985_CLKSEL_MASK, WM8985_CLKSEL);
 882                break;
 883        default:
 884                dev_err(dai->dev, "Unknown clock source %d\n", clk_id);
 885                return -EINVAL;
 886        }
 887
 888        wm8985->sysclk = freq;
 889        return 0;
 890}
 891
 892static int wm8985_set_bias_level(struct snd_soc_codec *codec,
 893                                 enum snd_soc_bias_level level)
 894{
 895        int ret;
 896        struct wm8985_priv *wm8985;
 897
 898        wm8985 = snd_soc_codec_get_drvdata(codec);
 899        switch (level) {
 900        case SND_SOC_BIAS_ON:
 901        case SND_SOC_BIAS_PREPARE:
 902                /* VMID at 75k */
 903                snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
 904                                    WM8985_VMIDSEL_MASK,
 905                                    1 << WM8985_VMIDSEL_SHIFT);
 906                break;
 907        case SND_SOC_BIAS_STANDBY:
 908                if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
 909                        ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
 910                                                    wm8985->supplies);
 911                        if (ret) {
 912                                dev_err(codec->dev,
 913                                        "Failed to enable supplies: %d\n",
 914                                        ret);
 915                                return ret;
 916                        }
 917
 918                        regcache_sync(wm8985->regmap);
 919
 920                        /* enable anti-pop features */
 921                        snd_soc_update_bits(codec, WM8985_OUT4_TO_ADC,
 922                                            WM8985_POBCTRL_MASK,
 923                                            WM8985_POBCTRL);
 924                        /* enable thermal shutdown */
 925                        snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
 926                                            WM8985_TSDEN_MASK, WM8985_TSDEN);
 927                        snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
 928                                            WM8985_TSOPCTRL_MASK,
 929                                            WM8985_TSOPCTRL);
 930                        /* enable BIASEN */
 931                        snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
 932                                            WM8985_BIASEN_MASK, WM8985_BIASEN);
 933                        /* VMID at 75k */
 934                        snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
 935                                            WM8985_VMIDSEL_MASK,
 936                                            1 << WM8985_VMIDSEL_SHIFT);
 937                        msleep(500);
 938                        /* disable anti-pop features */
 939                        snd_soc_update_bits(codec, WM8985_OUT4_TO_ADC,
 940                                            WM8985_POBCTRL_MASK, 0);
 941                }
 942                /* VMID at 300k */
 943                snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
 944                                    WM8985_VMIDSEL_MASK,
 945                                    2 << WM8985_VMIDSEL_SHIFT);
 946                break;
 947        case SND_SOC_BIAS_OFF:
 948                /* disable thermal shutdown */
 949                snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
 950                                    WM8985_TSOPCTRL_MASK, 0);
 951                snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
 952                                    WM8985_TSDEN_MASK, 0);
 953                /* disable VMIDSEL and BIASEN */
 954                snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
 955                                    WM8985_VMIDSEL_MASK | WM8985_BIASEN_MASK,
 956                                    0);
 957                snd_soc_write(codec, WM8985_POWER_MANAGEMENT_1, 0);
 958                snd_soc_write(codec, WM8985_POWER_MANAGEMENT_2, 0);
 959                snd_soc_write(codec, WM8985_POWER_MANAGEMENT_3, 0);
 960
 961                regcache_mark_dirty(wm8985->regmap);
 962
 963                regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies),
 964                                       wm8985->supplies);
 965                break;
 966        }
 967
 968        codec->dapm.bias_level = level;
 969        return 0;
 970}
 971
 972#ifdef CONFIG_PM
 973static int wm8985_suspend(struct snd_soc_codec *codec)
 974{
 975        wm8985_set_bias_level(codec, SND_SOC_BIAS_OFF);
 976        return 0;
 977}
 978
 979static int wm8985_resume(struct snd_soc_codec *codec)
 980{
 981        wm8985_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
 982        return 0;
 983}
 984#else
 985#define wm8985_suspend NULL
 986#define wm8985_resume NULL
 987#endif
 988
 989static int wm8985_remove(struct snd_soc_codec *codec)
 990{
 991        struct wm8985_priv *wm8985;
 992
 993        wm8985 = snd_soc_codec_get_drvdata(codec);
 994        wm8985_set_bias_level(codec, SND_SOC_BIAS_OFF);
 995        regulator_bulk_free(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
 996        return 0;
 997}
 998
 999static int wm8985_probe(struct snd_soc_codec *codec)
1000{
1001        size_t i;
1002        struct wm8985_priv *wm8985;
1003        int ret;
1004
1005        wm8985 = snd_soc_codec_get_drvdata(codec);
1006        codec->control_data = wm8985->regmap;
1007
1008        ret = snd_soc_codec_set_cache_io(codec, 7, 9, SND_SOC_REGMAP);
1009        if (ret < 0) {
1010                dev_err(codec->dev, "Failed to set cache i/o: %d\n", ret);
1011                return ret;
1012        }
1013
1014        for (i = 0; i < ARRAY_SIZE(wm8985->supplies); i++)
1015                wm8985->supplies[i].supply = wm8985_supply_names[i];
1016
1017        ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8985->supplies),
1018                                 wm8985->supplies);
1019        if (ret) {
1020                dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
1021                return ret;
1022        }
1023
1024        ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
1025                                    wm8985->supplies);
1026        if (ret) {
1027                dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
1028                goto err_reg_get;
1029        }
1030
1031        ret = wm8985_reset(codec);
1032        if (ret < 0) {
1033                dev_err(codec->dev, "Failed to issue reset: %d\n", ret);
1034                goto err_reg_enable;
1035        }
1036
1037        /* latch volume update bits */
1038        for (i = 0; i < ARRAY_SIZE(volume_update_regs); ++i)
1039                snd_soc_update_bits(codec, volume_update_regs[i],
1040                                    0x100, 0x100);
1041        /* enable BIASCUT */
1042        snd_soc_update_bits(codec, WM8985_BIAS_CTRL, WM8985_BIASCUT,
1043                            WM8985_BIASCUT);
1044
1045        wm8985_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1046        return 0;
1047
1048err_reg_enable:
1049        regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
1050err_reg_get:
1051        regulator_bulk_free(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
1052        return ret;
1053}
1054
1055static const struct snd_soc_dai_ops wm8985_dai_ops = {
1056        .digital_mute = wm8985_dac_mute,
1057        .hw_params = wm8985_hw_params,
1058        .set_fmt = wm8985_set_fmt,
1059        .set_sysclk = wm8985_set_sysclk,
1060        .set_pll = wm8985_set_pll
1061};
1062
1063#define WM8985_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1064                        SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1065
1066static struct snd_soc_dai_driver wm8985_dai = {
1067        .name = "wm8985-hifi",
1068        .playback = {
1069                .stream_name = "Playback",
1070                .channels_min = 2,
1071                .channels_max = 2,
1072                .rates = SNDRV_PCM_RATE_8000_48000,
1073                .formats = WM8985_FORMATS,
1074        },
1075        .capture = {
1076                .stream_name = "Capture",
1077                .channels_min = 2,
1078                .channels_max = 2,
1079                .rates = SNDRV_PCM_RATE_8000_48000,
1080                .formats = WM8985_FORMATS,
1081        },
1082        .ops = &wm8985_dai_ops,
1083        .symmetric_rates = 1
1084};
1085
1086static struct snd_soc_codec_driver soc_codec_dev_wm8985 = {
1087        .probe = wm8985_probe,
1088        .remove = wm8985_remove,
1089        .suspend = wm8985_suspend,
1090        .resume = wm8985_resume,
1091        .set_bias_level = wm8985_set_bias_level,
1092
1093        .controls = wm8985_snd_controls,
1094        .num_controls = ARRAY_SIZE(wm8985_snd_controls),
1095        .dapm_widgets = wm8985_dapm_widgets,
1096        .num_dapm_widgets = ARRAY_SIZE(wm8985_dapm_widgets),
1097        .dapm_routes = wm8985_dapm_routes,
1098        .num_dapm_routes = ARRAY_SIZE(wm8985_dapm_routes),
1099};
1100
1101static const struct regmap_config wm8985_regmap = {
1102        .reg_bits = 7,
1103        .val_bits = 9,
1104
1105        .max_register = WM8985_MAX_REGISTER,
1106        .writeable_reg = wm8985_writeable,
1107
1108        .cache_type = REGCACHE_RBTREE,
1109        .reg_defaults = wm8985_reg_defaults,
1110        .num_reg_defaults = ARRAY_SIZE(wm8985_reg_defaults),
1111};
1112
1113#if defined(CONFIG_SPI_MASTER)
1114static int __devinit wm8985_spi_probe(struct spi_device *spi)
1115{
1116        struct wm8985_priv *wm8985;
1117        int ret;
1118
1119        wm8985 = devm_kzalloc(&spi->dev, sizeof *wm8985, GFP_KERNEL);
1120        if (!wm8985)
1121                return -ENOMEM;
1122
1123        spi_set_drvdata(spi, wm8985);
1124
1125        wm8985->regmap = regmap_init_spi(spi, &wm8985_regmap);
1126        if (IS_ERR(wm8985->regmap)) {
1127                ret = PTR_ERR(wm8985->regmap);
1128                dev_err(&spi->dev, "Failed to allocate register map: %d\n",
1129                        ret);
1130                goto err;
1131        }
1132
1133        ret = snd_soc_register_codec(&spi->dev,
1134                                     &soc_codec_dev_wm8985, &wm8985_dai, 1);
1135        if (ret != 0)
1136                goto err;
1137
1138        return 0;
1139
1140err:
1141        regmap_exit(wm8985->regmap);
1142        return ret;
1143}
1144
1145static int __devexit wm8985_spi_remove(struct spi_device *spi)
1146{
1147        struct wm8985_priv *wm8985 = spi_get_drvdata(spi);
1148
1149        snd_soc_unregister_codec(&spi->dev);
1150        regmap_exit(wm8985->regmap);
1151
1152        return 0;
1153}
1154
1155static struct spi_driver wm8985_spi_driver = {
1156        .driver = {
1157                .name = "wm8985",
1158                .owner = THIS_MODULE,
1159        },
1160        .probe = wm8985_spi_probe,
1161        .remove = __devexit_p(wm8985_spi_remove)
1162};
1163#endif
1164
1165#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1166static __devinit int wm8985_i2c_probe(struct i2c_client *i2c,
1167                                      const struct i2c_device_id *id)
1168{
1169        struct wm8985_priv *wm8985;
1170        int ret;
1171
1172        wm8985 = devm_kzalloc(&i2c->dev, sizeof *wm8985, GFP_KERNEL);
1173        if (!wm8985)
1174                return -ENOMEM;
1175
1176        i2c_set_clientdata(i2c, wm8985);
1177
1178        wm8985->regmap = regmap_init_i2c(i2c, &wm8985_regmap);
1179        if (IS_ERR(wm8985->regmap)) {
1180                ret = PTR_ERR(wm8985->regmap);
1181                dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1182                        ret);
1183                goto err;
1184        }
1185
1186        ret = snd_soc_register_codec(&i2c->dev,
1187                                     &soc_codec_dev_wm8985, &wm8985_dai, 1);
1188        if (ret != 0)
1189                goto err;
1190
1191        return 0;
1192
1193err:
1194        regmap_exit(wm8985->regmap);
1195        return ret;
1196}
1197
1198static __devexit int wm8985_i2c_remove(struct i2c_client *i2c)
1199{
1200        struct wm8985_priv *wm8985 = i2c_get_clientdata(i2c);
1201
1202        snd_soc_unregister_codec(&i2c->dev);
1203        regmap_exit(wm8985->regmap);
1204
1205        return 0;
1206}
1207
1208static const struct i2c_device_id wm8985_i2c_id[] = {
1209        { "wm8985", 0 },
1210        { }
1211};
1212MODULE_DEVICE_TABLE(i2c, wm8985_i2c_id);
1213
1214static struct i2c_driver wm8985_i2c_driver = {
1215        .driver = {
1216                .name = "wm8985",
1217                .owner = THIS_MODULE,
1218        },
1219        .probe = wm8985_i2c_probe,
1220        .remove = __devexit_p(wm8985_i2c_remove),
1221        .id_table = wm8985_i2c_id
1222};
1223#endif
1224
1225static int __init wm8985_modinit(void)
1226{
1227        int ret = 0;
1228
1229#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1230        ret = i2c_add_driver(&wm8985_i2c_driver);
1231        if (ret) {
1232                printk(KERN_ERR "Failed to register wm8985 I2C driver: %d\n",
1233                       ret);
1234        }
1235#endif
1236#if defined(CONFIG_SPI_MASTER)
1237        ret = spi_register_driver(&wm8985_spi_driver);
1238        if (ret != 0) {
1239                printk(KERN_ERR "Failed to register wm8985 SPI driver: %d\n",
1240                       ret);
1241        }
1242#endif
1243        return ret;
1244}
1245module_init(wm8985_modinit);
1246
1247static void __exit wm8985_exit(void)
1248{
1249#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1250        i2c_del_driver(&wm8985_i2c_driver);
1251#endif
1252#if defined(CONFIG_SPI_MASTER)
1253        spi_unregister_driver(&wm8985_spi_driver);
1254#endif
1255}
1256module_exit(wm8985_exit);
1257
1258MODULE_DESCRIPTION("ASoC WM8985 driver");
1259MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
1260MODULE_LICENSE("GPL");
1261