1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20#include <linux/module.h>
21#include <linux/platform_device.h>
22#include <linux/io.h>
23#include <linux/pm_runtime.h>
24#include <linux/err.h>
25
26#include <media/davinci/vpss.h>
27
28MODULE_LICENSE("GPL");
29MODULE_DESCRIPTION("VPSS Driver");
30MODULE_AUTHOR("Texas Instruments");
31
32
33#define DM644X_SBL_PCR_VPSS (4)
34
35#define DM355_VPSSBL_INTSEL 0x10
36#define DM355_VPSSBL_EVTSEL 0x14
37
38#define DM355_VPSSBL_CCDCMUX 0x1c
39
40#define DM355_VPSSCLK_CLKCTRL 0x04
41
42#define VPSS_HSSISEL_SHIFT 4
43
44
45
46
47#define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
48
49#define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
50
51#define DM365_ISP5_PCCR 0x04
52#define DM365_ISP5_PCCR_BL_CLK_ENABLE BIT(0)
53#define DM365_ISP5_PCCR_ISIF_CLK_ENABLE BIT(1)
54#define DM365_ISP5_PCCR_H3A_CLK_ENABLE BIT(2)
55#define DM365_ISP5_PCCR_RSZ_CLK_ENABLE BIT(3)
56#define DM365_ISP5_PCCR_IPIPE_CLK_ENABLE BIT(4)
57#define DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE BIT(5)
58#define DM365_ISP5_PCCR_RSV BIT(6)
59
60#define DM365_ISP5_BCR 0x08
61#define DM365_ISP5_BCR_ISIF_OUT_ENABLE BIT(1)
62
63#define DM365_ISP5_INTSEL1 0x10
64#define DM365_ISP5_INTSEL2 0x14
65#define DM365_ISP5_INTSEL3 0x18
66#define DM365_ISP5_CCDCMUX 0x20
67#define DM365_ISP5_PG_FRAME_SIZE 0x28
68#define DM365_VPBE_CLK_CTRL 0x00
69
70#define VPSS_CLK_CTRL 0x01c40044
71#define VPSS_CLK_CTRL_VENCCLKEN BIT(3)
72#define VPSS_CLK_CTRL_DACCLKEN BIT(4)
73
74
75
76
77
78#define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
79
80#define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
81
82#define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
83
84
85#define DM365_CCDC_PG_VD_POL_SHIFT 0
86#define DM365_CCDC_PG_HD_POL_SHIFT 1
87
88#define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
89#define CCD_SRC_SEL_SHIFT 4
90
91
92enum vpss_platform_type {
93 DM644X,
94 DM355,
95 DM365,
96};
97
98
99
100
101
102
103
104struct vpss_hw_ops {
105
106 int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
107
108 void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
109
110 int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
111
112 void (*set_sync_pol)(struct vpss_sync_pol);
113
114 void (*set_pg_frame_size)(struct vpss_pg_frame_size);
115
116 int (*dma_complete_interrupt)(void);
117};
118
119
120struct vpss_oper_config {
121 __iomem void *vpss_regs_base0;
122 __iomem void *vpss_regs_base1;
123 resource_size_t *vpss_regs_base2;
124 enum vpss_platform_type platform;
125 spinlock_t vpss_lock;
126 struct vpss_hw_ops hw_ops;
127};
128
129static struct vpss_oper_config oper_cfg;
130
131
132static inline u32 bl_regr(u32 offset)
133{
134 return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
135}
136
137static inline void bl_regw(u32 val, u32 offset)
138{
139 __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
140}
141
142static inline u32 vpss_regr(u32 offset)
143{
144 return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
145}
146
147static inline void vpss_regw(u32 val, u32 offset)
148{
149 __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
150}
151
152
153static inline u32 isp5_read(u32 offset)
154{
155 return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
156}
157
158
159static inline void isp5_write(u32 val, u32 offset)
160{
161 __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
162}
163
164static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
165{
166 u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
167
168
169 if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
170 temp |= 0x08;
171
172 temp |= (src_sel << CCD_SRC_SEL_SHIFT);
173 isp5_write(temp, DM365_ISP5_CCDCMUX);
174}
175
176static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
177{
178 bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
179}
180
181int vpss_dma_complete_interrupt(void)
182{
183 if (!oper_cfg.hw_ops.dma_complete_interrupt)
184 return 2;
185 return oper_cfg.hw_ops.dma_complete_interrupt();
186}
187EXPORT_SYMBOL(vpss_dma_complete_interrupt);
188
189int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
190{
191 if (!oper_cfg.hw_ops.select_ccdc_source)
192 return -EINVAL;
193
194 oper_cfg.hw_ops.select_ccdc_source(src_sel);
195 return 0;
196}
197EXPORT_SYMBOL(vpss_select_ccdc_source);
198
199static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
200{
201 u32 mask = 1, val;
202
203 if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
204 wbl_sel > VPSS_PCR_CCDC_WBL_O)
205 return -EINVAL;
206
207
208 mask = ~(mask << wbl_sel);
209 val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
210 bl_regw(val, DM644X_SBL_PCR_VPSS);
211 return 0;
212}
213
214void vpss_set_sync_pol(struct vpss_sync_pol sync)
215{
216 if (!oper_cfg.hw_ops.set_sync_pol)
217 return;
218
219 oper_cfg.hw_ops.set_sync_pol(sync);
220}
221EXPORT_SYMBOL(vpss_set_sync_pol);
222
223int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
224{
225 if (!oper_cfg.hw_ops.clear_wbl_overflow)
226 return -EINVAL;
227
228 return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
229}
230EXPORT_SYMBOL(vpss_clear_wbl_overflow);
231
232
233
234
235
236
237
238
239static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
240{
241 unsigned long flags;
242 u32 utemp, mask = 0x1, shift = 0;
243
244 switch (clock_sel) {
245 case VPSS_VPBE_CLOCK:
246
247 break;
248 case VPSS_VENC_CLOCK_SEL:
249 shift = 2;
250 break;
251 case VPSS_CFALD_CLOCK:
252 shift = 3;
253 break;
254 case VPSS_H3A_CLOCK:
255 shift = 4;
256 break;
257 case VPSS_IPIPE_CLOCK:
258 shift = 5;
259 break;
260 case VPSS_CCDC_CLOCK:
261 shift = 6;
262 break;
263 default:
264 printk(KERN_ERR "dm355_enable_clock: Invalid selector: %d\n",
265 clock_sel);
266 return -EINVAL;
267 }
268
269 spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
270 utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
271 if (!en)
272 utemp &= ~(mask << shift);
273 else
274 utemp |= (mask << shift);
275
276 vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
277 spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
278 return 0;
279}
280
281static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
282{
283 unsigned long flags;
284 u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
285 u32 (*read)(u32 offset) = isp5_read;
286 void(*write)(u32 val, u32 offset) = isp5_write;
287
288 switch (clock_sel) {
289 case VPSS_BL_CLOCK:
290 break;
291 case VPSS_CCDC_CLOCK:
292 shift = 1;
293 break;
294 case VPSS_H3A_CLOCK:
295 shift = 2;
296 break;
297 case VPSS_RSZ_CLOCK:
298 shift = 3;
299 break;
300 case VPSS_IPIPE_CLOCK:
301 shift = 4;
302 break;
303 case VPSS_IPIPEIF_CLOCK:
304 shift = 5;
305 break;
306 case VPSS_PCLK_INTERNAL:
307 shift = 6;
308 break;
309 case VPSS_PSYNC_CLOCK_SEL:
310 shift = 7;
311 break;
312 case VPSS_VPBE_CLOCK:
313 read = vpss_regr;
314 write = vpss_regw;
315 offset = DM365_VPBE_CLK_CTRL;
316 break;
317 case VPSS_VENC_CLOCK_SEL:
318 shift = 2;
319 read = vpss_regr;
320 write = vpss_regw;
321 offset = DM365_VPBE_CLK_CTRL;
322 break;
323 case VPSS_LDC_CLOCK:
324 shift = 3;
325 read = vpss_regr;
326 write = vpss_regw;
327 offset = DM365_VPBE_CLK_CTRL;
328 break;
329 case VPSS_FDIF_CLOCK:
330 shift = 4;
331 read = vpss_regr;
332 write = vpss_regw;
333 offset = DM365_VPBE_CLK_CTRL;
334 break;
335 case VPSS_OSD_CLOCK_SEL:
336 shift = 6;
337 read = vpss_regr;
338 write = vpss_regw;
339 offset = DM365_VPBE_CLK_CTRL;
340 break;
341 case VPSS_LDC_CLOCK_SEL:
342 shift = 7;
343 read = vpss_regr;
344 write = vpss_regw;
345 offset = DM365_VPBE_CLK_CTRL;
346 break;
347 default:
348 printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
349 clock_sel);
350 return -1;
351 }
352
353 spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
354 utemp = read(offset);
355 if (!en) {
356 mask = ~mask;
357 utemp &= (mask << shift);
358 } else
359 utemp |= (mask << shift);
360
361 write(utemp, offset);
362 spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
363
364 return 0;
365}
366
367int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
368{
369 if (!oper_cfg.hw_ops.enable_clock)
370 return -EINVAL;
371
372 return oper_cfg.hw_ops.enable_clock(clock_sel, en);
373}
374EXPORT_SYMBOL(vpss_enable_clock);
375
376void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
377{
378 int val = 0;
379 val = isp5_read(DM365_ISP5_CCDCMUX);
380
381 val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
382 val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
383
384 isp5_write(val, DM365_ISP5_CCDCMUX);
385}
386EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
387
388void vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
389{
390 if (!oper_cfg.hw_ops.set_pg_frame_size)
391 return;
392
393 oper_cfg.hw_ops.set_pg_frame_size(frame_size);
394}
395EXPORT_SYMBOL(vpss_set_pg_frame_size);
396
397void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
398{
399 int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
400
401 current_reg |= (frame_size.pplen - 1);
402 isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
403}
404EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
405
406static int vpss_probe(struct platform_device *pdev)
407{
408 struct resource *res;
409 char *platform_name;
410
411 if (!pdev->dev.platform_data) {
412 dev_err(&pdev->dev, "no platform data\n");
413 return -ENOENT;
414 }
415
416 platform_name = pdev->dev.platform_data;
417 if (!strcmp(platform_name, "dm355_vpss"))
418 oper_cfg.platform = DM355;
419 else if (!strcmp(platform_name, "dm365_vpss"))
420 oper_cfg.platform = DM365;
421 else if (!strcmp(platform_name, "dm644x_vpss"))
422 oper_cfg.platform = DM644X;
423 else {
424 dev_err(&pdev->dev, "vpss driver not supported on this platform\n");
425 return -ENODEV;
426 }
427
428 dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
429 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
430
431 oper_cfg.vpss_regs_base0 = devm_ioremap_resource(&pdev->dev, res);
432 if (IS_ERR(oper_cfg.vpss_regs_base0))
433 return PTR_ERR(oper_cfg.vpss_regs_base0);
434
435 if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
436 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
437
438 oper_cfg.vpss_regs_base1 = devm_ioremap_resource(&pdev->dev,
439 res);
440 if (IS_ERR(oper_cfg.vpss_regs_base1))
441 return PTR_ERR(oper_cfg.vpss_regs_base1);
442 }
443
444 if (oper_cfg.platform == DM355) {
445 oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
446 oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
447
448 bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
449 bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
450 } else if (oper_cfg.platform == DM365) {
451 oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
452 oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
453
454 isp5_write((isp5_read(DM365_ISP5_PCCR) |
455 DM365_ISP5_PCCR_BL_CLK_ENABLE |
456 DM365_ISP5_PCCR_ISIF_CLK_ENABLE |
457 DM365_ISP5_PCCR_H3A_CLK_ENABLE |
458 DM365_ISP5_PCCR_RSZ_CLK_ENABLE |
459 DM365_ISP5_PCCR_IPIPE_CLK_ENABLE |
460 DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE |
461 DM365_ISP5_PCCR_RSV), DM365_ISP5_PCCR);
462 isp5_write((isp5_read(DM365_ISP5_BCR) |
463 DM365_ISP5_BCR_ISIF_OUT_ENABLE), DM365_ISP5_BCR);
464 isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
465 isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
466 isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
467 } else
468 oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
469
470 pm_runtime_enable(&pdev->dev);
471
472 pm_runtime_get(&pdev->dev);
473
474 spin_lock_init(&oper_cfg.vpss_lock);
475 dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
476
477 return 0;
478}
479
480static int vpss_remove(struct platform_device *pdev)
481{
482 pm_runtime_disable(&pdev->dev);
483 return 0;
484}
485
486static int vpss_suspend(struct device *dev)
487{
488 pm_runtime_put(dev);
489 return 0;
490}
491
492static int vpss_resume(struct device *dev)
493{
494 pm_runtime_get(dev);
495 return 0;
496}
497
498static const struct dev_pm_ops vpss_pm_ops = {
499 .suspend = vpss_suspend,
500 .resume = vpss_resume,
501};
502
503static struct platform_driver vpss_driver = {
504 .driver = {
505 .name = "vpss",
506 .pm = &vpss_pm_ops,
507 },
508 .remove = vpss_remove,
509 .probe = vpss_probe,
510};
511
512static void vpss_exit(void)
513{
514 iounmap(oper_cfg.vpss_regs_base2);
515 release_mem_region(VPSS_CLK_CTRL, 4);
516 platform_driver_unregister(&vpss_driver);
517}
518
519static int __init vpss_init(void)
520{
521 if (!request_mem_region(VPSS_CLK_CTRL, 4, "vpss_clock_control"))
522 return -EBUSY;
523
524 oper_cfg.vpss_regs_base2 = ioremap(VPSS_CLK_CTRL, 4);
525 writel(VPSS_CLK_CTRL_VENCCLKEN |
526 VPSS_CLK_CTRL_DACCLKEN, oper_cfg.vpss_regs_base2);
527
528 return platform_driver_register(&vpss_driver);
529}
530subsys_initcall(vpss_init);
531module_exit(vpss_exit);
532