1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43#include <linux/sched.h>
44#include <linux/interrupt.h>
45#include <linux/log2.h>
46#include <linux/dma-mapping.h>
47#include <linux/if_ether.h>
48
49#include <rdma/ib_verbs.h>
50#include <rdma/ib_user_verbs.h>
51#include <rdma/ib_cache.h>
52
53#include "ocrdma.h"
54#include "ocrdma_hw.h"
55#include "ocrdma_verbs.h"
56#include "ocrdma_ah.h"
57
58enum mbx_status {
59 OCRDMA_MBX_STATUS_FAILED = 1,
60 OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
61 OCRDMA_MBX_STATUS_OOR = 100,
62 OCRDMA_MBX_STATUS_INVALID_PD = 101,
63 OCRDMA_MBX_STATUS_PD_INUSE = 102,
64 OCRDMA_MBX_STATUS_INVALID_CQ = 103,
65 OCRDMA_MBX_STATUS_INVALID_QP = 104,
66 OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
67 OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
68 OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
69 OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
70 OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
71 OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
72 OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
73 OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
74 OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
75 OCRDMA_MBX_STATUS_MW_BOUND = 114,
76 OCRDMA_MBX_STATUS_INVALID_VA = 115,
77 OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
78 OCRDMA_MBX_STATUS_INVALID_FBO = 117,
79 OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
80 OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
81 OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
82 OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
83 OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
84 OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
85 OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
86 OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
87 OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
88 OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
89 OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
90 OCRDMA_MBX_STATUS_QP_BOUND = 130,
91 OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
92 OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
93 OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
94 OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
95 OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
96 OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
97};
98
99enum additional_status {
100 OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
101};
102
103enum cqe_status {
104 OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
105 OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
106 OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
107 OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
108 OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
109};
110
111static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
112{
113 return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
114}
115
116static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
117{
118 eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
119}
120
121static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
122{
123 struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
124 (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
125
126 if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
127 return NULL;
128 return cqe;
129}
130
131static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
132{
133 dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
134}
135
136static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
137{
138 return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
139}
140
141static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
142{
143 dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
144}
145
146static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
147{
148 return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
149}
150
151enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
152{
153 switch (qps) {
154 case OCRDMA_QPS_RST:
155 return IB_QPS_RESET;
156 case OCRDMA_QPS_INIT:
157 return IB_QPS_INIT;
158 case OCRDMA_QPS_RTR:
159 return IB_QPS_RTR;
160 case OCRDMA_QPS_RTS:
161 return IB_QPS_RTS;
162 case OCRDMA_QPS_SQD:
163 case OCRDMA_QPS_SQ_DRAINING:
164 return IB_QPS_SQD;
165 case OCRDMA_QPS_SQE:
166 return IB_QPS_SQE;
167 case OCRDMA_QPS_ERR:
168 return IB_QPS_ERR;
169 }
170 return IB_QPS_ERR;
171}
172
173static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
174{
175 switch (qps) {
176 case IB_QPS_RESET:
177 return OCRDMA_QPS_RST;
178 case IB_QPS_INIT:
179 return OCRDMA_QPS_INIT;
180 case IB_QPS_RTR:
181 return OCRDMA_QPS_RTR;
182 case IB_QPS_RTS:
183 return OCRDMA_QPS_RTS;
184 case IB_QPS_SQD:
185 return OCRDMA_QPS_SQD;
186 case IB_QPS_SQE:
187 return OCRDMA_QPS_SQE;
188 case IB_QPS_ERR:
189 return OCRDMA_QPS_ERR;
190 }
191 return OCRDMA_QPS_ERR;
192}
193
194static int ocrdma_get_mbx_errno(u32 status)
195{
196 int err_num;
197 u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
198 OCRDMA_MBX_RSP_STATUS_SHIFT;
199 u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
200 OCRDMA_MBX_RSP_ASTATUS_SHIFT;
201
202 switch (mbox_status) {
203 case OCRDMA_MBX_STATUS_OOR:
204 case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
205 err_num = -EAGAIN;
206 break;
207
208 case OCRDMA_MBX_STATUS_INVALID_PD:
209 case OCRDMA_MBX_STATUS_INVALID_CQ:
210 case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
211 case OCRDMA_MBX_STATUS_INVALID_QP:
212 case OCRDMA_MBX_STATUS_INVALID_CHANGE:
213 case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
214 case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
215 case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
216 case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
217 case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
218 case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
219 case OCRDMA_MBX_STATUS_INVALID_LKEY:
220 case OCRDMA_MBX_STATUS_INVALID_VA:
221 case OCRDMA_MBX_STATUS_INVALID_LENGTH:
222 case OCRDMA_MBX_STATUS_INVALID_FBO:
223 case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
224 case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
225 case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
226 case OCRDMA_MBX_STATUS_SRQ_ERROR:
227 case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
228 err_num = -EINVAL;
229 break;
230
231 case OCRDMA_MBX_STATUS_PD_INUSE:
232 case OCRDMA_MBX_STATUS_QP_BOUND:
233 case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
234 case OCRDMA_MBX_STATUS_MW_BOUND:
235 err_num = -EBUSY;
236 break;
237
238 case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
239 case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
240 case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
241 case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
242 case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
243 case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
244 case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
245 case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
246 case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
247 err_num = -ENOBUFS;
248 break;
249
250 case OCRDMA_MBX_STATUS_FAILED:
251 switch (add_status) {
252 case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
253 err_num = -EAGAIN;
254 break;
255 }
256 default:
257 err_num = -EFAULT;
258 }
259 return err_num;
260}
261
262char *port_speed_string(struct ocrdma_dev *dev)
263{
264 char *str = "";
265 u16 speeds_supported;
266
267 speeds_supported = dev->phy.fixed_speeds_supported |
268 dev->phy.auto_speeds_supported;
269 if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
270 str = "40Gbps ";
271 else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
272 str = "10Gbps ";
273 else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
274 str = "1Gbps ";
275
276 return str;
277}
278
279static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
280{
281 int err_num = -EINVAL;
282
283 switch (cqe_status) {
284 case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
285 err_num = -EPERM;
286 break;
287 case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
288 err_num = -EINVAL;
289 break;
290 case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
291 case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
292 err_num = -EINVAL;
293 break;
294 case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
295 default:
296 err_num = -EINVAL;
297 break;
298 }
299 return err_num;
300}
301
302void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
303 bool solicited, u16 cqe_popped)
304{
305 u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
306
307 val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
308 OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
309
310 if (armed)
311 val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
312 if (solicited)
313 val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
314 val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
315 iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
316}
317
318static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
319{
320 u32 val = 0;
321
322 val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
323 val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
324 iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
325}
326
327static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
328 bool arm, bool clear_int, u16 num_eqe)
329{
330 u32 val = 0;
331
332 val |= eq_id & OCRDMA_EQ_ID_MASK;
333 val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
334 if (arm)
335 val |= (1 << OCRDMA_REARM_SHIFT);
336 if (clear_int)
337 val |= (1 << OCRDMA_EQ_CLR_SHIFT);
338 val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
339 val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
340 iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
341}
342
343static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
344 u8 opcode, u8 subsys, u32 cmd_len)
345{
346 cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
347 cmd_hdr->timeout = 20;
348 cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
349}
350
351static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
352{
353 struct ocrdma_mqe *mqe;
354
355 mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
356 if (!mqe)
357 return NULL;
358 mqe->hdr.spcl_sge_cnt_emb |=
359 (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
360 OCRDMA_MQE_HDR_EMB_MASK;
361 mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
362
363 ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
364 mqe->hdr.pyld_len);
365 return mqe;
366}
367
368static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
369{
370 dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
371}
372
373static int ocrdma_alloc_q(struct ocrdma_dev *dev,
374 struct ocrdma_queue_info *q, u16 len, u16 entry_size)
375{
376 memset(q, 0, sizeof(*q));
377 q->len = len;
378 q->entry_size = entry_size;
379 q->size = len * entry_size;
380 q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
381 &q->dma, GFP_KERNEL);
382 if (!q->va)
383 return -ENOMEM;
384 memset(q->va, 0, q->size);
385 return 0;
386}
387
388static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
389 dma_addr_t host_pa, int hw_page_size)
390{
391 int i;
392
393 for (i = 0; i < cnt; i++) {
394 q_pa[i].lo = (u32) (host_pa & 0xffffffff);
395 q_pa[i].hi = (u32) upper_32_bits(host_pa);
396 host_pa += hw_page_size;
397 }
398}
399
400static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
401 struct ocrdma_queue_info *q, int queue_type)
402{
403 u8 opcode = 0;
404 int status;
405 struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
406
407 switch (queue_type) {
408 case QTYPE_MCCQ:
409 opcode = OCRDMA_CMD_DELETE_MQ;
410 break;
411 case QTYPE_CQ:
412 opcode = OCRDMA_CMD_DELETE_CQ;
413 break;
414 case QTYPE_EQ:
415 opcode = OCRDMA_CMD_DELETE_EQ;
416 break;
417 default:
418 BUG();
419 }
420 memset(cmd, 0, sizeof(*cmd));
421 ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
422 cmd->id = q->id;
423
424 status = be_roce_mcc_cmd(dev->nic_info.netdev,
425 cmd, sizeof(*cmd), NULL, NULL);
426 if (!status)
427 q->created = false;
428 return status;
429}
430
431static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
432{
433 int status;
434 struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
435 struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
436
437 memset(cmd, 0, sizeof(*cmd));
438 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
439 sizeof(*cmd));
440
441 cmd->req.rsvd_version = 2;
442 cmd->num_pages = 4;
443 cmd->valid = OCRDMA_CREATE_EQ_VALID;
444 cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
445
446 ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
447 PAGE_SIZE_4K);
448 status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
449 NULL);
450 if (!status) {
451 eq->q.id = rsp->vector_eqid & 0xffff;
452 eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
453 eq->q.created = true;
454 }
455 return status;
456}
457
458static int ocrdma_create_eq(struct ocrdma_dev *dev,
459 struct ocrdma_eq *eq, u16 q_len)
460{
461 int status;
462
463 status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
464 sizeof(struct ocrdma_eqe));
465 if (status)
466 return status;
467
468 status = ocrdma_mbx_create_eq(dev, eq);
469 if (status)
470 goto mbx_err;
471 eq->dev = dev;
472 ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
473
474 return 0;
475mbx_err:
476 ocrdma_free_q(dev, &eq->q);
477 return status;
478}
479
480int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
481{
482 int irq;
483
484 if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
485 irq = dev->nic_info.pdev->irq;
486 else
487 irq = dev->nic_info.msix.vector_list[eq->vector];
488 return irq;
489}
490
491static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
492{
493 if (eq->q.created) {
494 ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
495 ocrdma_free_q(dev, &eq->q);
496 }
497}
498
499static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
500{
501 int irq;
502
503
504
505
506 ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
507
508 irq = ocrdma_get_irq(dev, eq);
509 free_irq(irq, eq);
510 _ocrdma_destroy_eq(dev, eq);
511}
512
513static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
514{
515 int i;
516
517 for (i = 0; i < dev->eq_cnt; i++)
518 ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
519}
520
521static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
522 struct ocrdma_queue_info *cq,
523 struct ocrdma_queue_info *eq)
524{
525 struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
526 struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
527 int status;
528
529 memset(cmd, 0, sizeof(*cmd));
530 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
531 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
532
533 cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
534 cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
535 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
536 cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
537
538 cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
539 cmd->eqn = eq->id;
540 cmd->pdid_cqecnt = cq->size / sizeof(struct ocrdma_mcqe);
541
542 ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
543 cq->dma, PAGE_SIZE_4K);
544 status = be_roce_mcc_cmd(dev->nic_info.netdev,
545 cmd, sizeof(*cmd), NULL, NULL);
546 if (!status) {
547 cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
548 cq->created = true;
549 }
550 return status;
551}
552
553static u32 ocrdma_encoded_q_len(int q_len)
554{
555 u32 len_encoded = fls(q_len);
556
557 if (len_encoded == 16)
558 len_encoded = 0;
559 return len_encoded;
560}
561
562static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
563 struct ocrdma_queue_info *mq,
564 struct ocrdma_queue_info *cq)
565{
566 int num_pages, status;
567 struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
568 struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
569 struct ocrdma_pa *pa;
570
571 memset(cmd, 0, sizeof(*cmd));
572 num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
573
574 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
575 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
576 cmd->req.rsvd_version = 1;
577 cmd->cqid_pages = num_pages;
578 cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
579 cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
580
581 cmd->async_event_bitmap = BIT(OCRDMA_ASYNC_GRP5_EVE_CODE);
582 cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_RDMA_EVE_CODE);
583
584 cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_LINK_EVE_CODE);
585
586 cmd->async_cqid_ringsize = cq->id;
587 cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
588 OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
589 cmd->valid = OCRDMA_CREATE_MQ_VALID;
590 pa = &cmd->pa[0];
591
592 ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
593 status = be_roce_mcc_cmd(dev->nic_info.netdev,
594 cmd, sizeof(*cmd), NULL, NULL);
595 if (!status) {
596 mq->id = rsp->id;
597 mq->created = true;
598 }
599 return status;
600}
601
602static int ocrdma_create_mq(struct ocrdma_dev *dev)
603{
604 int status;
605
606
607 status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
608 sizeof(struct ocrdma_mcqe));
609 if (status)
610 goto alloc_err;
611
612 dev->eq_tbl[0].cq_cnt++;
613 status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
614 if (status)
615 goto mbx_cq_free;
616
617 memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
618 init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
619 mutex_init(&dev->mqe_ctx.lock);
620
621
622 status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
623 sizeof(struct ocrdma_mqe));
624 if (status)
625 goto mbx_cq_destroy;
626 status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
627 if (status)
628 goto mbx_q_free;
629 ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
630 return 0;
631
632mbx_q_free:
633 ocrdma_free_q(dev, &dev->mq.sq);
634mbx_cq_destroy:
635 ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
636mbx_cq_free:
637 ocrdma_free_q(dev, &dev->mq.cq);
638alloc_err:
639 return status;
640}
641
642static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
643{
644 struct ocrdma_queue_info *mbxq, *cq;
645
646
647 mutex_lock(&dev->mqe_ctx.lock);
648 mbxq = &dev->mq.sq;
649 if (mbxq->created) {
650 ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
651 ocrdma_free_q(dev, mbxq);
652 }
653 mutex_unlock(&dev->mqe_ctx.lock);
654
655 cq = &dev->mq.cq;
656 if (cq->created) {
657 ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
658 ocrdma_free_q(dev, cq);
659 }
660}
661
662static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
663 struct ocrdma_qp *qp)
664{
665 enum ib_qp_state new_ib_qps = IB_QPS_ERR;
666 enum ib_qp_state old_ib_qps;
667
668 if (qp == NULL)
669 BUG();
670 ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
671}
672
673static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
674 struct ocrdma_ae_mcqe *cqe)
675{
676 struct ocrdma_qp *qp = NULL;
677 struct ocrdma_cq *cq = NULL;
678 struct ib_event ib_evt;
679 int cq_event = 0;
680 int qp_event = 1;
681 int srq_event = 0;
682 int dev_event = 0;
683 int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
684 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
685 u16 qpid = cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK;
686 u16 cqid = cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK;
687
688
689
690
691
692
693 if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID) {
694 if (qpid < dev->attr.max_qp)
695 qp = dev->qp_tbl[qpid];
696 if (qp == NULL) {
697 pr_err("ocrdma%d:Async event - qpid %u is not valid\n",
698 dev->id, qpid);
699 return;
700 }
701 }
702
703 if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID) {
704 if (cqid < dev->attr.max_cq)
705 cq = dev->cq_tbl[cqid];
706 if (cq == NULL) {
707 pr_err("ocrdma%d:Async event - cqid %u is not valid\n",
708 dev->id, cqid);
709 return;
710 }
711 }
712
713 memset(&ib_evt, 0, sizeof(ib_evt));
714
715 ib_evt.device = &dev->ibdev;
716
717 switch (type) {
718 case OCRDMA_CQ_ERROR:
719 ib_evt.element.cq = &cq->ibcq;
720 ib_evt.event = IB_EVENT_CQ_ERR;
721 cq_event = 1;
722 qp_event = 0;
723 break;
724 case OCRDMA_CQ_OVERRUN_ERROR:
725 ib_evt.element.cq = &cq->ibcq;
726 ib_evt.event = IB_EVENT_CQ_ERR;
727 cq_event = 1;
728 qp_event = 0;
729 break;
730 case OCRDMA_CQ_QPCAT_ERROR:
731 ib_evt.element.qp = &qp->ibqp;
732 ib_evt.event = IB_EVENT_QP_FATAL;
733 ocrdma_process_qpcat_error(dev, qp);
734 break;
735 case OCRDMA_QP_ACCESS_ERROR:
736 ib_evt.element.qp = &qp->ibqp;
737 ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
738 break;
739 case OCRDMA_QP_COMM_EST_EVENT:
740 ib_evt.element.qp = &qp->ibqp;
741 ib_evt.event = IB_EVENT_COMM_EST;
742 break;
743 case OCRDMA_SQ_DRAINED_EVENT:
744 ib_evt.element.qp = &qp->ibqp;
745 ib_evt.event = IB_EVENT_SQ_DRAINED;
746 break;
747 case OCRDMA_DEVICE_FATAL_EVENT:
748 ib_evt.element.port_num = 1;
749 ib_evt.event = IB_EVENT_DEVICE_FATAL;
750 qp_event = 0;
751 dev_event = 1;
752 break;
753 case OCRDMA_SRQCAT_ERROR:
754 ib_evt.element.srq = &qp->srq->ibsrq;
755 ib_evt.event = IB_EVENT_SRQ_ERR;
756 srq_event = 1;
757 qp_event = 0;
758 break;
759 case OCRDMA_SRQ_LIMIT_EVENT:
760 ib_evt.element.srq = &qp->srq->ibsrq;
761 ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
762 srq_event = 1;
763 qp_event = 0;
764 break;
765 case OCRDMA_QP_LAST_WQE_EVENT:
766 ib_evt.element.qp = &qp->ibqp;
767 ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
768 break;
769 default:
770 cq_event = 0;
771 qp_event = 0;
772 srq_event = 0;
773 dev_event = 0;
774 pr_err("%s() unknown type=0x%x\n", __func__, type);
775 break;
776 }
777
778 if (type < OCRDMA_MAX_ASYNC_ERRORS)
779 atomic_inc(&dev->async_err_stats[type]);
780
781 if (qp_event) {
782 if (qp->ibqp.event_handler)
783 qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
784 } else if (cq_event) {
785 if (cq->ibcq.event_handler)
786 cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
787 } else if (srq_event) {
788 if (qp->srq->ibsrq.event_handler)
789 qp->srq->ibsrq.event_handler(&ib_evt,
790 qp->srq->ibsrq.
791 srq_context);
792 } else if (dev_event) {
793 pr_err("%s: Fatal event received\n", dev->ibdev.name);
794 ib_dispatch_event(&ib_evt);
795 }
796
797}
798
799static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
800 struct ocrdma_ae_mcqe *cqe)
801{
802 struct ocrdma_ae_pvid_mcqe *evt;
803 int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
804 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
805
806 switch (type) {
807 case OCRDMA_ASYNC_EVENT_PVID_STATE:
808 evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
809 if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
810 OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
811 dev->pvid = ((evt->tag_enabled &
812 OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
813 OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
814 break;
815
816 case OCRDMA_ASYNC_EVENT_COS_VALUE:
817 atomic_set(&dev->update_sl, 1);
818 break;
819 default:
820
821 break;
822 }
823}
824
825static void ocrdma_process_link_state(struct ocrdma_dev *dev,
826 struct ocrdma_ae_mcqe *cqe)
827{
828 struct ocrdma_ae_lnkst_mcqe *evt;
829 u8 lstate;
830
831 evt = (struct ocrdma_ae_lnkst_mcqe *)cqe;
832 lstate = ocrdma_get_ae_link_state(evt->speed_state_ptn);
833
834 if (!(lstate & OCRDMA_AE_LSC_LLINK_MASK))
835 return;
836
837 if (dev->flags & OCRDMA_FLAGS_LINK_STATUS_INIT)
838 ocrdma_update_link_state(dev, (lstate & OCRDMA_LINK_ST_MASK));
839}
840
841static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
842{
843
844 struct ocrdma_ae_mcqe *cqe = ae_cqe;
845 u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
846 OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
847 switch (evt_code) {
848 case OCRDMA_ASYNC_LINK_EVE_CODE:
849 ocrdma_process_link_state(dev, cqe);
850 break;
851 case OCRDMA_ASYNC_RDMA_EVE_CODE:
852 ocrdma_dispatch_ibevent(dev, cqe);
853 break;
854 case OCRDMA_ASYNC_GRP5_EVE_CODE:
855 ocrdma_process_grp5_aync(dev, cqe);
856 break;
857 default:
858 pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
859 dev->id, evt_code);
860 }
861}
862
863static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
864{
865 if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
866 dev->mqe_ctx.cqe_status = (cqe->status &
867 OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
868 dev->mqe_ctx.ext_status =
869 (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
870 >> OCRDMA_MCQE_ESTATUS_SHIFT;
871 dev->mqe_ctx.cmd_done = true;
872 wake_up(&dev->mqe_ctx.cmd_wait);
873 } else
874 pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
875 __func__, cqe->tag_lo, dev->mqe_ctx.tag);
876}
877
878static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
879{
880 u16 cqe_popped = 0;
881 struct ocrdma_mcqe *cqe;
882
883 while (1) {
884 cqe = ocrdma_get_mcqe(dev);
885 if (cqe == NULL)
886 break;
887 ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
888 cqe_popped += 1;
889 if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
890 ocrdma_process_acqe(dev, cqe);
891 else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
892 ocrdma_process_mcqe(dev, cqe);
893 memset(cqe, 0, sizeof(struct ocrdma_mcqe));
894 ocrdma_mcq_inc_tail(dev);
895 }
896 ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
897 return 0;
898}
899
900static struct ocrdma_cq *_ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
901 struct ocrdma_cq *cq, bool sq)
902{
903 struct ocrdma_qp *qp;
904 struct list_head *cur;
905 struct ocrdma_cq *bcq = NULL;
906 struct list_head *head = sq?(&cq->sq_head):(&cq->rq_head);
907
908 list_for_each(cur, head) {
909 if (sq)
910 qp = list_entry(cur, struct ocrdma_qp, sq_entry);
911 else
912 qp = list_entry(cur, struct ocrdma_qp, rq_entry);
913
914 if (qp->srq)
915 continue;
916
917
918
919 if (qp->sq_cq == qp->rq_cq)
920 continue;
921
922
923
924 if (qp->sq_cq == cq)
925 bcq = qp->rq_cq;
926 else
927 bcq = qp->sq_cq;
928 return bcq;
929 }
930 return NULL;
931}
932
933static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
934 struct ocrdma_cq *cq)
935{
936 unsigned long flags;
937 struct ocrdma_cq *bcq = NULL;
938
939
940
941
942
943
944
945 spin_lock_irqsave(&dev->flush_q_lock, flags);
946
947
948
949
950 bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, true);
951 if (bcq == NULL)
952 bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, false);
953 spin_unlock_irqrestore(&dev->flush_q_lock, flags);
954
955
956 if (bcq && bcq->ibcq.comp_handler) {
957 spin_lock_irqsave(&bcq->comp_handler_lock, flags);
958 (*bcq->ibcq.comp_handler) (&bcq->ibcq, bcq->ibcq.cq_context);
959 spin_unlock_irqrestore(&bcq->comp_handler_lock, flags);
960 }
961}
962
963static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
964{
965 unsigned long flags;
966 struct ocrdma_cq *cq;
967
968 if (cq_idx >= OCRDMA_MAX_CQ)
969 BUG();
970
971 cq = dev->cq_tbl[cq_idx];
972 if (cq == NULL)
973 return;
974
975 if (cq->ibcq.comp_handler) {
976 spin_lock_irqsave(&cq->comp_handler_lock, flags);
977 (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
978 spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
979 }
980 ocrdma_qp_buddy_cq_handler(dev, cq);
981}
982
983static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
984{
985
986 if (cq_id == dev->mq.cq.id)
987 ocrdma_mq_cq_handler(dev, cq_id);
988 else
989 ocrdma_qp_cq_handler(dev, cq_id);
990}
991
992static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
993{
994 struct ocrdma_eq *eq = handle;
995 struct ocrdma_dev *dev = eq->dev;
996 struct ocrdma_eqe eqe;
997 struct ocrdma_eqe *ptr;
998 u16 cq_id;
999 u8 mcode;
1000 int budget = eq->cq_cnt;
1001
1002 do {
1003 ptr = ocrdma_get_eqe(eq);
1004 eqe = *ptr;
1005 ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
1006 mcode = (eqe.id_valid & OCRDMA_EQE_MAJOR_CODE_MASK)
1007 >> OCRDMA_EQE_MAJOR_CODE_SHIFT;
1008 if (mcode == OCRDMA_MAJOR_CODE_SENTINAL)
1009 pr_err("EQ full on eqid = 0x%x, eqe = 0x%x\n",
1010 eq->q.id, eqe.id_valid);
1011 if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
1012 break;
1013
1014 ptr->id_valid = 0;
1015
1016 ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
1017
1018 if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
1019 cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
1020 ocrdma_cq_handler(dev, cq_id);
1021 }
1022 ocrdma_eq_inc_tail(eq);
1023
1024
1025
1026
1027 if (budget)
1028 budget--;
1029
1030 } while (budget);
1031
1032 eq->aic_obj.eq_intr_cnt++;
1033 ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
1034 return IRQ_HANDLED;
1035}
1036
1037static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
1038{
1039 struct ocrdma_mqe *mqe;
1040
1041 dev->mqe_ctx.tag = dev->mq.sq.head;
1042 dev->mqe_ctx.cmd_done = false;
1043 mqe = ocrdma_get_mqe(dev);
1044 cmd->hdr.tag_lo = dev->mq.sq.head;
1045 ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
1046
1047 wmb();
1048 ocrdma_mq_inc_head(dev);
1049 ocrdma_ring_mq_db(dev);
1050}
1051
1052static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
1053{
1054 long status;
1055
1056 status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
1057 (dev->mqe_ctx.cmd_done != false),
1058 msecs_to_jiffies(30000));
1059 if (status)
1060 return 0;
1061 else {
1062 dev->mqe_ctx.fw_error_state = true;
1063 pr_err("%s(%d) mailbox timeout: fw not responding\n",
1064 __func__, dev->id);
1065 return -1;
1066 }
1067}
1068
1069
1070static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
1071{
1072 int status = 0;
1073 u16 cqe_status, ext_status;
1074 struct ocrdma_mqe *rsp_mqe;
1075 struct ocrdma_mbx_rsp *rsp = NULL;
1076
1077 mutex_lock(&dev->mqe_ctx.lock);
1078 if (dev->mqe_ctx.fw_error_state)
1079 goto mbx_err;
1080 ocrdma_post_mqe(dev, mqe);
1081 status = ocrdma_wait_mqe_cmpl(dev);
1082 if (status)
1083 goto mbx_err;
1084 cqe_status = dev->mqe_ctx.cqe_status;
1085 ext_status = dev->mqe_ctx.ext_status;
1086 rsp_mqe = ocrdma_get_mqe_rsp(dev);
1087 ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
1088 if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
1089 OCRDMA_MQE_HDR_EMB_SHIFT)
1090 rsp = &mqe->u.rsp;
1091
1092 if (cqe_status || ext_status) {
1093 pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
1094 __func__, cqe_status, ext_status);
1095 if (rsp) {
1096
1097 pr_err("opcode=0x%x, subsystem=0x%x\n",
1098 (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
1099 OCRDMA_MBX_RSP_OPCODE_SHIFT,
1100 (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
1101 OCRDMA_MBX_RSP_SUBSYS_SHIFT);
1102 }
1103 status = ocrdma_get_mbx_cqe_errno(cqe_status);
1104 goto mbx_err;
1105 }
1106
1107 if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
1108 status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
1109mbx_err:
1110 mutex_unlock(&dev->mqe_ctx.lock);
1111 return status;
1112}
1113
1114static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
1115 void *payload_va)
1116{
1117 int status;
1118 struct ocrdma_mbx_rsp *rsp = payload_va;
1119
1120 if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
1121 OCRDMA_MQE_HDR_EMB_SHIFT)
1122 BUG();
1123
1124 status = ocrdma_mbx_cmd(dev, mqe);
1125 if (!status)
1126
1127
1128
1129 if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
1130 status = ocrdma_get_mbx_errno(rsp->status);
1131
1132 if (status)
1133 pr_err("opcode=0x%x, subsystem=0x%x\n",
1134 (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
1135 OCRDMA_MBX_RSP_OPCODE_SHIFT,
1136 (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
1137 OCRDMA_MBX_RSP_SUBSYS_SHIFT);
1138 return status;
1139}
1140
1141static void ocrdma_get_attr(struct ocrdma_dev *dev,
1142 struct ocrdma_dev_attr *attr,
1143 struct ocrdma_mbx_query_config *rsp)
1144{
1145 attr->max_pd =
1146 (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
1147 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
1148 attr->udp_encap = (rsp->max_pd_ca_ack_delay &
1149 OCRDMA_MBX_QUERY_CFG_L3_TYPE_MASK) >>
1150 OCRDMA_MBX_QUERY_CFG_L3_TYPE_SHIFT;
1151 attr->max_dpp_pds =
1152 (rsp->max_dpp_pds_credits & OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK) >>
1153 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET;
1154 attr->max_qp =
1155 (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
1156 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
1157 attr->max_srq =
1158 (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
1159 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
1160 attr->max_send_sge = ((rsp->max_recv_send_sge &
1161 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
1162 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
1163 attr->max_recv_sge = (rsp->max_recv_send_sge &
1164 OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_MASK) >>
1165 OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_SHIFT;
1166 attr->max_srq_sge = (rsp->max_srq_rqe_sge &
1167 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
1168 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
1169 attr->max_rdma_sge = (rsp->max_wr_rd_sge &
1170 OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_MASK) >>
1171 OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_SHIFT;
1172 attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
1173 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
1174 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
1175 attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
1176 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
1177 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
1178 attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
1179 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
1180 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
1181 attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
1182 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
1183 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
1184 attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
1185 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
1186 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
1187 attr->max_mw = rsp->max_mw;
1188 attr->max_mr = rsp->max_mr;
1189 attr->max_mr_size = ((u64)rsp->max_mr_size_hi << 32) |
1190 rsp->max_mr_size_lo;
1191 attr->max_fmr = 0;
1192 attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
1193 attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
1194 attr->max_cqe = rsp->max_cq_cqes_per_cq &
1195 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
1196 attr->max_cq = (rsp->max_cq_cqes_per_cq &
1197 OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
1198 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
1199 attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
1200 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
1201 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
1202 OCRDMA_WQE_STRIDE;
1203 attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
1204 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
1205 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
1206 OCRDMA_WQE_STRIDE;
1207 attr->max_inline_data =
1208 attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
1209 sizeof(struct ocrdma_sge));
1210 if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
1211 attr->ird = 1;
1212 attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
1213 attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
1214 }
1215 dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
1216 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
1217 dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
1218 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
1219}
1220
1221static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
1222 struct ocrdma_fw_conf_rsp *conf)
1223{
1224 u32 fn_mode;
1225
1226 fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
1227 if (fn_mode != OCRDMA_FN_MODE_RDMA)
1228 return -EINVAL;
1229 dev->base_eqid = conf->base_eqid;
1230 dev->max_eq = conf->max_eq;
1231 return 0;
1232}
1233
1234
1235static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
1236{
1237 int status = -ENOMEM;
1238 struct ocrdma_mqe *cmd;
1239 struct ocrdma_fw_ver_rsp *rsp;
1240
1241 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
1242 if (!cmd)
1243 return -ENOMEM;
1244 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1245 OCRDMA_CMD_GET_FW_VER,
1246 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1247
1248 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1249 if (status)
1250 goto mbx_err;
1251 rsp = (struct ocrdma_fw_ver_rsp *)cmd;
1252 memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
1253 memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
1254 sizeof(rsp->running_ver));
1255 ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
1256mbx_err:
1257 kfree(cmd);
1258 return status;
1259}
1260
1261
1262static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
1263{
1264 int status = -ENOMEM;
1265 struct ocrdma_mqe *cmd;
1266 struct ocrdma_fw_conf_rsp *rsp;
1267
1268 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
1269 if (!cmd)
1270 return -ENOMEM;
1271 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1272 OCRDMA_CMD_GET_FW_CONFIG,
1273 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1274 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1275 if (status)
1276 goto mbx_err;
1277 rsp = (struct ocrdma_fw_conf_rsp *)cmd;
1278 status = ocrdma_check_fw_config(dev, rsp);
1279mbx_err:
1280 kfree(cmd);
1281 return status;
1282}
1283
1284int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
1285{
1286 struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
1287 struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
1288 struct ocrdma_rdma_stats_resp *old_stats;
1289 int status;
1290
1291 old_stats = kmalloc(sizeof(*old_stats), GFP_KERNEL);
1292 if (old_stats == NULL)
1293 return -ENOMEM;
1294
1295 memset(mqe, 0, sizeof(*mqe));
1296 mqe->hdr.pyld_len = dev->stats_mem.size;
1297 mqe->hdr.spcl_sge_cnt_emb |=
1298 (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
1299 OCRDMA_MQE_HDR_SGE_CNT_MASK;
1300 mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
1301 mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
1302 mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
1303
1304
1305 memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
1306 memset(req, 0, dev->stats_mem.size);
1307
1308 ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
1309 OCRDMA_CMD_GET_RDMA_STATS,
1310 OCRDMA_SUBSYS_ROCE,
1311 dev->stats_mem.size);
1312 if (reset)
1313 req->reset_stats = reset;
1314
1315 status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
1316 if (status)
1317
1318 memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
1319 else
1320 ocrdma_le32_to_cpu(req, dev->stats_mem.size);
1321
1322 kfree(old_stats);
1323 return status;
1324}
1325
1326static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
1327{
1328 int status = -ENOMEM;
1329 struct ocrdma_dma_mem dma;
1330 struct ocrdma_mqe *mqe;
1331 struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
1332 struct mgmt_hba_attribs *hba_attribs;
1333
1334 mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
1335 if (!mqe)
1336 return status;
1337
1338 dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
1339 dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
1340 dma.size, &dma.pa, GFP_KERNEL);
1341 if (!dma.va)
1342 goto free_mqe;
1343
1344 mqe->hdr.pyld_len = dma.size;
1345 mqe->hdr.spcl_sge_cnt_emb |=
1346 (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
1347 OCRDMA_MQE_HDR_SGE_CNT_MASK;
1348 mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
1349 mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
1350 mqe->u.nonemb_req.sge[0].len = dma.size;
1351
1352 memset(dma.va, 0, dma.size);
1353 ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
1354 OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
1355 OCRDMA_SUBSYS_COMMON,
1356 dma.size);
1357
1358 status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
1359 if (!status) {
1360 ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
1361 hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
1362
1363 dev->hba_port_num = (hba_attribs->ptpnum_maxdoms_hbast_cv &
1364 OCRDMA_HBA_ATTRB_PTNUM_MASK)
1365 >> OCRDMA_HBA_ATTRB_PTNUM_SHIFT;
1366 strncpy(dev->model_number,
1367 hba_attribs->controller_model_number, 31);
1368 }
1369 dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
1370free_mqe:
1371 kfree(mqe);
1372 return status;
1373}
1374
1375static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
1376{
1377 int status = -ENOMEM;
1378 struct ocrdma_mbx_query_config *rsp;
1379 struct ocrdma_mqe *cmd;
1380
1381 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
1382 if (!cmd)
1383 return status;
1384 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1385 if (status)
1386 goto mbx_err;
1387 rsp = (struct ocrdma_mbx_query_config *)cmd;
1388 ocrdma_get_attr(dev, &dev->attr, rsp);
1389mbx_err:
1390 kfree(cmd);
1391 return status;
1392}
1393
1394int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed,
1395 u8 *lnk_state)
1396{
1397 int status = -ENOMEM;
1398 struct ocrdma_get_link_speed_rsp *rsp;
1399 struct ocrdma_mqe *cmd;
1400
1401 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
1402 sizeof(*cmd));
1403 if (!cmd)
1404 return status;
1405 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1406 OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
1407 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1408
1409 ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
1410
1411 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1412 if (status)
1413 goto mbx_err;
1414
1415 rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
1416 if (lnk_speed)
1417 *lnk_speed = (rsp->pflt_pps_ld_pnum & OCRDMA_PHY_PS_MASK)
1418 >> OCRDMA_PHY_PS_SHIFT;
1419 if (lnk_state)
1420 *lnk_state = (rsp->res_lnk_st & OCRDMA_LINK_ST_MASK);
1421
1422mbx_err:
1423 kfree(cmd);
1424 return status;
1425}
1426
1427static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
1428{
1429 int status = -ENOMEM;
1430 struct ocrdma_mqe *cmd;
1431 struct ocrdma_get_phy_info_rsp *rsp;
1432
1433 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
1434 if (!cmd)
1435 return status;
1436
1437 ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1438 OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
1439 sizeof(*cmd));
1440
1441 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1442 if (status)
1443 goto mbx_err;
1444
1445 rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
1446 dev->phy.phy_type =
1447 (rsp->ityp_ptyp & OCRDMA_PHY_TYPE_MASK);
1448 dev->phy.interface_type =
1449 (rsp->ityp_ptyp & OCRDMA_IF_TYPE_MASK)
1450 >> OCRDMA_IF_TYPE_SHIFT;
1451 dev->phy.auto_speeds_supported =
1452 (rsp->fspeed_aspeed & OCRDMA_ASPEED_SUPP_MASK);
1453 dev->phy.fixed_speeds_supported =
1454 (rsp->fspeed_aspeed & OCRDMA_FSPEED_SUPP_MASK)
1455 >> OCRDMA_FSPEED_SUPP_SHIFT;
1456mbx_err:
1457 kfree(cmd);
1458 return status;
1459}
1460
1461int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
1462{
1463 int status = -ENOMEM;
1464 struct ocrdma_alloc_pd *cmd;
1465 struct ocrdma_alloc_pd_rsp *rsp;
1466
1467 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
1468 if (!cmd)
1469 return status;
1470 if (pd->dpp_enabled)
1471 cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
1472 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1473 if (status)
1474 goto mbx_err;
1475 rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
1476 pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
1477 if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
1478 pd->dpp_enabled = true;
1479 pd->dpp_page = rsp->dpp_page_pdid >>
1480 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
1481 } else {
1482 pd->dpp_enabled = false;
1483 pd->num_dpp_qp = 0;
1484 }
1485mbx_err:
1486 kfree(cmd);
1487 return status;
1488}
1489
1490int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
1491{
1492 int status = -ENOMEM;
1493 struct ocrdma_dealloc_pd *cmd;
1494
1495 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
1496 if (!cmd)
1497 return status;
1498 cmd->id = pd->id;
1499 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1500 kfree(cmd);
1501 return status;
1502}
1503
1504
1505static int ocrdma_mbx_alloc_pd_range(struct ocrdma_dev *dev)
1506{
1507 int status = -ENOMEM;
1508 size_t pd_bitmap_size;
1509 struct ocrdma_alloc_pd_range *cmd;
1510 struct ocrdma_alloc_pd_range_rsp *rsp;
1511
1512
1513 if (dev->attr.max_dpp_pds) {
1514 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE,
1515 sizeof(*cmd));
1516 if (!cmd)
1517 return -ENOMEM;
1518 cmd->pd_count = dev->attr.max_dpp_pds;
1519 cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
1520 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1521 rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
1522
1523 if (!status && (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) &&
1524 rsp->pd_count) {
1525 dev->pd_mgr->dpp_page_index = rsp->dpp_page_pdid >>
1526 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
1527 dev->pd_mgr->pd_dpp_start = rsp->dpp_page_pdid &
1528 OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
1529 dev->pd_mgr->max_dpp_pd = rsp->pd_count;
1530 pd_bitmap_size =
1531 BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
1532 dev->pd_mgr->pd_dpp_bitmap = kzalloc(pd_bitmap_size,
1533 GFP_KERNEL);
1534 }
1535 kfree(cmd);
1536 }
1537
1538 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE, sizeof(*cmd));
1539 if (!cmd)
1540 return -ENOMEM;
1541
1542 cmd->pd_count = dev->attr.max_pd - dev->attr.max_dpp_pds;
1543 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1544 rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
1545 if (!status && rsp->pd_count) {
1546 dev->pd_mgr->pd_norm_start = rsp->dpp_page_pdid &
1547 OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
1548 dev->pd_mgr->max_normal_pd = rsp->pd_count;
1549 pd_bitmap_size = BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
1550 dev->pd_mgr->pd_norm_bitmap = kzalloc(pd_bitmap_size,
1551 GFP_KERNEL);
1552 }
1553 kfree(cmd);
1554
1555 if (dev->pd_mgr->pd_norm_bitmap || dev->pd_mgr->pd_dpp_bitmap) {
1556
1557 dev->pd_mgr->pd_prealloc_valid = true;
1558 return 0;
1559 }
1560 return status;
1561}
1562
1563static void ocrdma_mbx_dealloc_pd_range(struct ocrdma_dev *dev)
1564{
1565 struct ocrdma_dealloc_pd_range *cmd;
1566
1567
1568 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE, sizeof(*cmd));
1569 if (!cmd)
1570 goto mbx_err;
1571
1572 if (dev->pd_mgr->max_normal_pd) {
1573 cmd->start_pd_id = dev->pd_mgr->pd_norm_start;
1574 cmd->pd_count = dev->pd_mgr->max_normal_pd;
1575 ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1576 }
1577
1578 if (dev->pd_mgr->max_dpp_pd) {
1579 kfree(cmd);
1580
1581 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE,
1582 sizeof(*cmd));
1583 if (!cmd)
1584 goto mbx_err;
1585
1586 cmd->start_pd_id = dev->pd_mgr->pd_dpp_start;
1587 cmd->pd_count = dev->pd_mgr->max_dpp_pd;
1588 ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1589 }
1590mbx_err:
1591 kfree(cmd);
1592}
1593
1594void ocrdma_alloc_pd_pool(struct ocrdma_dev *dev)
1595{
1596 int status;
1597
1598 dev->pd_mgr = kzalloc(sizeof(struct ocrdma_pd_resource_mgr),
1599 GFP_KERNEL);
1600 if (!dev->pd_mgr)
1601 return;
1602
1603 status = ocrdma_mbx_alloc_pd_range(dev);
1604 if (status) {
1605 pr_err("%s(%d) Unable to initialize PD pool, using default.\n",
1606 __func__, dev->id);
1607 }
1608}
1609
1610static void ocrdma_free_pd_pool(struct ocrdma_dev *dev)
1611{
1612 ocrdma_mbx_dealloc_pd_range(dev);
1613 kfree(dev->pd_mgr->pd_norm_bitmap);
1614 kfree(dev->pd_mgr->pd_dpp_bitmap);
1615 kfree(dev->pd_mgr);
1616}
1617
1618static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
1619 int *num_pages, int *page_size)
1620{
1621 int i;
1622 int mem_size;
1623
1624 *num_entries = roundup_pow_of_two(*num_entries);
1625 mem_size = *num_entries * entry_size;
1626
1627 for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
1628 if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
1629 break;
1630 }
1631 if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
1632 return -EINVAL;
1633 mem_size = roundup(mem_size,
1634 ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
1635 *num_pages =
1636 mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
1637 *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
1638 *num_entries = mem_size / entry_size;
1639 return 0;
1640}
1641
1642static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
1643{
1644 int i;
1645 int status = -ENOMEM;
1646 int max_ah;
1647 struct ocrdma_create_ah_tbl *cmd;
1648 struct ocrdma_create_ah_tbl_rsp *rsp;
1649 struct pci_dev *pdev = dev->nic_info.pdev;
1650 dma_addr_t pa;
1651 struct ocrdma_pbe *pbes;
1652
1653 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
1654 if (!cmd)
1655 return status;
1656
1657 max_ah = OCRDMA_MAX_AH;
1658 dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
1659
1660
1661 cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
1662 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
1663 OCRDMA_CREATE_AH_NUM_PAGES_MASK;
1664
1665
1666 for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
1667 if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
1668 break;
1669 }
1670 cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
1671 OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
1672
1673
1674 cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
1675 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
1676 OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
1677
1678 dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
1679 &dev->av_tbl.pbl.pa,
1680 GFP_KERNEL);
1681 if (dev->av_tbl.pbl.va == NULL)
1682 goto mem_err;
1683
1684 dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
1685 &pa, GFP_KERNEL);
1686 if (dev->av_tbl.va == NULL)
1687 goto mem_err_ah;
1688 dev->av_tbl.pa = pa;
1689 dev->av_tbl.num_ah = max_ah;
1690 memset(dev->av_tbl.va, 0, dev->av_tbl.size);
1691
1692 pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
1693 for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
1694 pbes[i].pa_lo = (u32)cpu_to_le32(pa & 0xffffffff);
1695 pbes[i].pa_hi = (u32)cpu_to_le32(upper_32_bits(pa));
1696 pa += PAGE_SIZE;
1697 }
1698 cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
1699 cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
1700 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1701 if (status)
1702 goto mbx_err;
1703 rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
1704 dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
1705 kfree(cmd);
1706 return 0;
1707
1708mbx_err:
1709 dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
1710 dev->av_tbl.pa);
1711 dev->av_tbl.va = NULL;
1712mem_err_ah:
1713 dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
1714 dev->av_tbl.pbl.pa);
1715 dev->av_tbl.pbl.va = NULL;
1716 dev->av_tbl.size = 0;
1717mem_err:
1718 kfree(cmd);
1719 return status;
1720}
1721
1722static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
1723{
1724 struct ocrdma_delete_ah_tbl *cmd;
1725 struct pci_dev *pdev = dev->nic_info.pdev;
1726
1727 if (dev->av_tbl.va == NULL)
1728 return;
1729
1730 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
1731 if (!cmd)
1732 return;
1733 cmd->ahid = dev->av_tbl.ahid;
1734
1735 ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1736 dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
1737 dev->av_tbl.pa);
1738 dev->av_tbl.va = NULL;
1739 dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
1740 dev->av_tbl.pbl.pa);
1741 kfree(cmd);
1742}
1743
1744
1745
1746
1747
1748static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
1749{
1750 int i, selected_eq = 0, cq_cnt = 0;
1751 u16 eq_id;
1752
1753 mutex_lock(&dev->dev_lock);
1754 cq_cnt = dev->eq_tbl[0].cq_cnt;
1755 eq_id = dev->eq_tbl[0].q.id;
1756
1757
1758
1759 for (i = 0; i < dev->eq_cnt; i++) {
1760 if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
1761 cq_cnt = dev->eq_tbl[i].cq_cnt;
1762 eq_id = dev->eq_tbl[i].q.id;
1763 selected_eq = i;
1764 }
1765 }
1766 dev->eq_tbl[selected_eq].cq_cnt += 1;
1767 mutex_unlock(&dev->dev_lock);
1768 return eq_id;
1769}
1770
1771static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
1772{
1773 int i;
1774
1775 mutex_lock(&dev->dev_lock);
1776 i = ocrdma_get_eq_table_index(dev, eq_id);
1777 if (i == -EINVAL)
1778 BUG();
1779 dev->eq_tbl[i].cq_cnt -= 1;
1780 mutex_unlock(&dev->dev_lock);
1781}
1782
1783int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
1784 int entries, int dpp_cq, u16 pd_id)
1785{
1786 int status = -ENOMEM; int max_hw_cqe;
1787 struct pci_dev *pdev = dev->nic_info.pdev;
1788 struct ocrdma_create_cq *cmd;
1789 struct ocrdma_create_cq_rsp *rsp;
1790 u32 hw_pages, cqe_size, page_size, cqe_count;
1791
1792 if (entries > dev->attr.max_cqe) {
1793 pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
1794 __func__, dev->id, dev->attr.max_cqe, entries);
1795 return -EINVAL;
1796 }
1797 if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
1798 return -EINVAL;
1799
1800 if (dpp_cq) {
1801 cq->max_hw_cqe = 1;
1802 max_hw_cqe = 1;
1803 cqe_size = OCRDMA_DPP_CQE_SIZE;
1804 hw_pages = 1;
1805 } else {
1806 cq->max_hw_cqe = dev->attr.max_cqe;
1807 max_hw_cqe = dev->attr.max_cqe;
1808 cqe_size = sizeof(struct ocrdma_cqe);
1809 hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
1810 }
1811
1812 cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
1813
1814 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
1815 if (!cmd)
1816 return -ENOMEM;
1817 ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
1818 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1819 cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
1820 if (!cq->va) {
1821 status = -ENOMEM;
1822 goto mem_err;
1823 }
1824 memset(cq->va, 0, cq->len);
1825 page_size = cq->len / hw_pages;
1826 cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
1827 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
1828 cmd->cmd.pgsz_pgcnt |= hw_pages;
1829 cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
1830
1831 cq->eqn = ocrdma_bind_eq(dev);
1832 cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
1833 cqe_count = cq->len / cqe_size;
1834 cq->cqe_cnt = cqe_count;
1835 if (cqe_count > 1024) {
1836
1837 cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
1838 } else {
1839 u8 count = 0;
1840 switch (cqe_count) {
1841 case 256:
1842 count = 0;
1843 break;
1844 case 512:
1845 count = 1;
1846 break;
1847 case 1024:
1848 count = 2;
1849 break;
1850 default:
1851 goto mbx_err;
1852 }
1853 cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
1854 }
1855
1856 cmd->cmd.eqn = cq->eqn;
1857 if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
1858 if (dpp_cq)
1859 cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
1860 OCRDMA_CREATE_CQ_TYPE_SHIFT;
1861 cq->phase_change = false;
1862 cmd->cmd.pdid_cqecnt = (cq->len / cqe_size);
1863 } else {
1864 cmd->cmd.pdid_cqecnt = (cq->len / cqe_size) - 1;
1865 cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
1866 cq->phase_change = true;
1867 }
1868
1869
1870 cmd->cmd.pdid_cqecnt |= (pd_id <<
1871 OCRDMA_CREATE_CQ_CMD_PDID_SHIFT);
1872 ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
1873 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1874 if (status)
1875 goto mbx_err;
1876
1877 rsp = (struct ocrdma_create_cq_rsp *)cmd;
1878 cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
1879 kfree(cmd);
1880 return 0;
1881mbx_err:
1882 ocrdma_unbind_eq(dev, cq->eqn);
1883 dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
1884mem_err:
1885 kfree(cmd);
1886 return status;
1887}
1888
1889int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
1890{
1891 int status = -ENOMEM;
1892 struct ocrdma_destroy_cq *cmd;
1893
1894 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
1895 if (!cmd)
1896 return status;
1897 ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
1898 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1899
1900 cmd->bypass_flush_qid |=
1901 (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
1902 OCRDMA_DESTROY_CQ_QID_MASK;
1903
1904 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1905 ocrdma_unbind_eq(dev, cq->eqn);
1906 dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
1907 kfree(cmd);
1908 return status;
1909}
1910
1911int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
1912 u32 pdid, int addr_check)
1913{
1914 int status = -ENOMEM;
1915 struct ocrdma_alloc_lkey *cmd;
1916 struct ocrdma_alloc_lkey_rsp *rsp;
1917
1918 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
1919 if (!cmd)
1920 return status;
1921 cmd->pdid = pdid;
1922 cmd->pbl_sz_flags |= addr_check;
1923 cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
1924 cmd->pbl_sz_flags |=
1925 (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
1926 cmd->pbl_sz_flags |=
1927 (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
1928 cmd->pbl_sz_flags |=
1929 (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
1930 cmd->pbl_sz_flags |=
1931 (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
1932 cmd->pbl_sz_flags |=
1933 (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
1934
1935 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1936 if (status)
1937 goto mbx_err;
1938 rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
1939 hwmr->lkey = rsp->lrkey;
1940mbx_err:
1941 kfree(cmd);
1942 return status;
1943}
1944
1945int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
1946{
1947 int status = -ENOMEM;
1948 struct ocrdma_dealloc_lkey *cmd;
1949
1950 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
1951 if (!cmd)
1952 return -ENOMEM;
1953 cmd->lkey = lkey;
1954 cmd->rsvd_frmr = fr_mr ? 1 : 0;
1955 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1956 if (status)
1957 goto mbx_err;
1958mbx_err:
1959 kfree(cmd);
1960 return status;
1961}
1962
1963static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
1964 u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
1965{
1966 int status = -ENOMEM;
1967 int i;
1968 struct ocrdma_reg_nsmr *cmd;
1969 struct ocrdma_reg_nsmr_rsp *rsp;
1970
1971 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
1972 if (!cmd)
1973 return -ENOMEM;
1974 cmd->num_pbl_pdid =
1975 pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
1976 cmd->fr_mr = hwmr->fr_mr;
1977
1978 cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
1979 OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
1980 cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
1981 OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
1982 cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
1983 OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
1984 cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
1985 OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
1986 cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
1987 OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
1988 cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
1989
1990 cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
1991 cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
1992 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
1993 cmd->totlen_low = hwmr->len;
1994 cmd->totlen_high = upper_32_bits(hwmr->len);
1995 cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
1996 cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
1997 cmd->va_loaddr = (u32) hwmr->va;
1998 cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
1999
2000 for (i = 0; i < pbl_cnt; i++) {
2001 cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
2002 cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
2003 }
2004 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2005 if (status)
2006 goto mbx_err;
2007 rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
2008 hwmr->lkey = rsp->lrkey;
2009mbx_err:
2010 kfree(cmd);
2011 return status;
2012}
2013
2014static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
2015 struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
2016 u32 pbl_offset, u32 last)
2017{
2018 int status = -ENOMEM;
2019 int i;
2020 struct ocrdma_reg_nsmr_cont *cmd;
2021
2022 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
2023 if (!cmd)
2024 return -ENOMEM;
2025 cmd->lrkey = hwmr->lkey;
2026 cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
2027 (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
2028 cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
2029
2030 for (i = 0; i < pbl_cnt; i++) {
2031 cmd->pbl[i].lo =
2032 (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
2033 cmd->pbl[i].hi =
2034 upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
2035 }
2036 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2037 if (status)
2038 goto mbx_err;
2039mbx_err:
2040 kfree(cmd);
2041 return status;
2042}
2043
2044int ocrdma_reg_mr(struct ocrdma_dev *dev,
2045 struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
2046{
2047 int status;
2048 u32 last = 0;
2049 u32 cur_pbl_cnt, pbl_offset;
2050 u32 pending_pbl_cnt = hwmr->num_pbls;
2051
2052 pbl_offset = 0;
2053 cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
2054 if (cur_pbl_cnt == pending_pbl_cnt)
2055 last = 1;
2056
2057 status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
2058 cur_pbl_cnt, hwmr->pbe_size, last);
2059 if (status) {
2060 pr_err("%s() status=%d\n", __func__, status);
2061 return status;
2062 }
2063
2064 if (last)
2065 return 0;
2066
2067 while (!last) {
2068 pbl_offset += cur_pbl_cnt;
2069 pending_pbl_cnt -= cur_pbl_cnt;
2070 cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
2071
2072
2073
2074 if (cur_pbl_cnt == pending_pbl_cnt)
2075 last = 1;
2076
2077 status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
2078 pbl_offset, last);
2079 if (status)
2080 break;
2081 }
2082 if (status)
2083 pr_err("%s() err. status=%d\n", __func__, status);
2084
2085 return status;
2086}
2087
2088bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
2089{
2090 struct ocrdma_qp *tmp;
2091 bool found = false;
2092 list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
2093 if (qp == tmp) {
2094 found = true;
2095 break;
2096 }
2097 }
2098 return found;
2099}
2100
2101bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
2102{
2103 struct ocrdma_qp *tmp;
2104 bool found = false;
2105 list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
2106 if (qp == tmp) {
2107 found = true;
2108 break;
2109 }
2110 }
2111 return found;
2112}
2113
2114void ocrdma_flush_qp(struct ocrdma_qp *qp)
2115{
2116 bool found;
2117 unsigned long flags;
2118 struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
2119
2120 spin_lock_irqsave(&dev->flush_q_lock, flags);
2121 found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
2122 if (!found)
2123 list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
2124 if (!qp->srq) {
2125 found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
2126 if (!found)
2127 list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
2128 }
2129 spin_unlock_irqrestore(&dev->flush_q_lock, flags);
2130}
2131
2132static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
2133{
2134 qp->sq.head = 0;
2135 qp->sq.tail = 0;
2136 qp->rq.head = 0;
2137 qp->rq.tail = 0;
2138}
2139
2140int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
2141 enum ib_qp_state *old_ib_state)
2142{
2143 unsigned long flags;
2144 enum ocrdma_qp_state new_state;
2145 new_state = get_ocrdma_qp_state(new_ib_state);
2146
2147
2148 spin_lock_irqsave(&qp->q_lock, flags);
2149
2150 if (old_ib_state)
2151 *old_ib_state = get_ibqp_state(qp->state);
2152 if (new_state == qp->state) {
2153 spin_unlock_irqrestore(&qp->q_lock, flags);
2154 return 1;
2155 }
2156
2157
2158 if (new_state == OCRDMA_QPS_INIT) {
2159 ocrdma_init_hwq_ptr(qp);
2160 ocrdma_del_flush_qp(qp);
2161 } else if (new_state == OCRDMA_QPS_ERR) {
2162 ocrdma_flush_qp(qp);
2163 }
2164
2165 qp->state = new_state;
2166
2167 spin_unlock_irqrestore(&qp->q_lock, flags);
2168 return 0;
2169}
2170
2171static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
2172{
2173 u32 flags = 0;
2174 if (qp->cap_flags & OCRDMA_QP_INB_RD)
2175 flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
2176 if (qp->cap_flags & OCRDMA_QP_INB_WR)
2177 flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
2178 if (qp->cap_flags & OCRDMA_QP_MW_BIND)
2179 flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
2180 if (qp->cap_flags & OCRDMA_QP_LKEY0)
2181 flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
2182 if (qp->cap_flags & OCRDMA_QP_FAST_REG)
2183 flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
2184 return flags;
2185}
2186
2187static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
2188 struct ib_qp_init_attr *attrs,
2189 struct ocrdma_qp *qp)
2190{
2191 int status;
2192 u32 len, hw_pages, hw_page_size;
2193 dma_addr_t pa;
2194 struct ocrdma_pd *pd = qp->pd;
2195 struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2196 struct pci_dev *pdev = dev->nic_info.pdev;
2197 u32 max_wqe_allocated;
2198 u32 max_sges = attrs->cap.max_send_sge;
2199
2200
2201 max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
2202 dev->attr.max_wqe);
2203
2204 status = ocrdma_build_q_conf(&max_wqe_allocated,
2205 dev->attr.wqe_size, &hw_pages, &hw_page_size);
2206 if (status) {
2207 pr_err("%s() req. max_send_wr=0x%x\n", __func__,
2208 max_wqe_allocated);
2209 return -EINVAL;
2210 }
2211 qp->sq.max_cnt = max_wqe_allocated;
2212 len = (hw_pages * hw_page_size);
2213
2214 qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2215 if (!qp->sq.va)
2216 return -EINVAL;
2217 memset(qp->sq.va, 0, len);
2218 qp->sq.len = len;
2219 qp->sq.pa = pa;
2220 qp->sq.entry_size = dev->attr.wqe_size;
2221 ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
2222
2223 cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
2224 << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
2225 cmd->num_wq_rq_pages |= (hw_pages <<
2226 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
2227 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
2228 cmd->max_sge_send_write |= (max_sges <<
2229 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
2230 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
2231 cmd->max_sge_send_write |= (max_sges <<
2232 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
2233 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
2234 cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
2235 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
2236 OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
2237 cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
2238 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
2239 OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
2240 return 0;
2241}
2242
2243static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
2244 struct ib_qp_init_attr *attrs,
2245 struct ocrdma_qp *qp)
2246{
2247 int status;
2248 u32 len, hw_pages, hw_page_size;
2249 dma_addr_t pa = 0;
2250 struct ocrdma_pd *pd = qp->pd;
2251 struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2252 struct pci_dev *pdev = dev->nic_info.pdev;
2253 u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
2254
2255 status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
2256 &hw_pages, &hw_page_size);
2257 if (status) {
2258 pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
2259 attrs->cap.max_recv_wr + 1);
2260 return status;
2261 }
2262 qp->rq.max_cnt = max_rqe_allocated;
2263 len = (hw_pages * hw_page_size);
2264
2265 qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2266 if (!qp->rq.va)
2267 return -ENOMEM;
2268 memset(qp->rq.va, 0, len);
2269 qp->rq.pa = pa;
2270 qp->rq.len = len;
2271 qp->rq.entry_size = dev->attr.rqe_size;
2272
2273 ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
2274 cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
2275 OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
2276 cmd->num_wq_rq_pages |=
2277 (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
2278 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
2279 cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
2280 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
2281 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
2282 cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
2283 OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
2284 OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
2285 cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
2286 OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
2287 OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
2288 return 0;
2289}
2290
2291static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
2292 struct ocrdma_pd *pd,
2293 struct ocrdma_qp *qp,
2294 u8 enable_dpp_cq, u16 dpp_cq_id)
2295{
2296 pd->num_dpp_qp--;
2297 qp->dpp_enabled = true;
2298 cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
2299 if (!enable_dpp_cq)
2300 return;
2301 cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
2302 cmd->dpp_credits_cqid = dpp_cq_id;
2303 cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
2304 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
2305}
2306
2307static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
2308 struct ocrdma_qp *qp)
2309{
2310 struct ocrdma_pd *pd = qp->pd;
2311 struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2312 struct pci_dev *pdev = dev->nic_info.pdev;
2313 dma_addr_t pa = 0;
2314 int ird_page_size = dev->attr.ird_page_size;
2315 int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
2316 struct ocrdma_hdr_wqe *rqe;
2317 int i = 0;
2318
2319 if (dev->attr.ird == 0)
2320 return 0;
2321
2322 qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
2323 &pa, GFP_KERNEL);
2324 if (!qp->ird_q_va)
2325 return -ENOMEM;
2326 memset(qp->ird_q_va, 0, ird_q_len);
2327 ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
2328 pa, ird_page_size);
2329 for (; i < ird_q_len / dev->attr.rqe_size; i++) {
2330 rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
2331 (i * dev->attr.rqe_size));
2332 rqe->cw = 0;
2333 rqe->cw |= 2;
2334 rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
2335 rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
2336 rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
2337 }
2338 return 0;
2339}
2340
2341static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
2342 struct ocrdma_qp *qp,
2343 struct ib_qp_init_attr *attrs,
2344 u16 *dpp_offset, u16 *dpp_credit_lmt)
2345{
2346 u32 max_wqe_allocated, max_rqe_allocated;
2347 qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
2348 qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
2349 qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
2350 qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
2351 qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
2352 qp->dpp_enabled = false;
2353 if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
2354 qp->dpp_enabled = true;
2355 *dpp_credit_lmt = (rsp->dpp_response &
2356 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
2357 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
2358 *dpp_offset = (rsp->dpp_response &
2359 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
2360 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
2361 }
2362 max_wqe_allocated =
2363 rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
2364 max_wqe_allocated = 1 << max_wqe_allocated;
2365 max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
2366
2367 qp->sq.max_cnt = max_wqe_allocated;
2368 qp->sq.max_wqe_idx = max_wqe_allocated - 1;
2369
2370 if (!attrs->srq) {
2371 qp->rq.max_cnt = max_rqe_allocated;
2372 qp->rq.max_wqe_idx = max_rqe_allocated - 1;
2373 }
2374}
2375
2376int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
2377 u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
2378 u16 *dpp_credit_lmt)
2379{
2380 int status = -ENOMEM;
2381 u32 flags = 0;
2382 struct ocrdma_pd *pd = qp->pd;
2383 struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2384 struct pci_dev *pdev = dev->nic_info.pdev;
2385 struct ocrdma_cq *cq;
2386 struct ocrdma_create_qp_req *cmd;
2387 struct ocrdma_create_qp_rsp *rsp;
2388 int qptype;
2389
2390 switch (attrs->qp_type) {
2391 case IB_QPT_GSI:
2392 qptype = OCRDMA_QPT_GSI;
2393 break;
2394 case IB_QPT_RC:
2395 qptype = OCRDMA_QPT_RC;
2396 break;
2397 case IB_QPT_UD:
2398 qptype = OCRDMA_QPT_UD;
2399 break;
2400 default:
2401 return -EINVAL;
2402 }
2403
2404 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
2405 if (!cmd)
2406 return status;
2407 cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
2408 OCRDMA_CREATE_QP_REQ_QPT_MASK;
2409 status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
2410 if (status)
2411 goto sq_err;
2412
2413 if (attrs->srq) {
2414 struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
2415 cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
2416 cmd->rq_addr[0].lo = srq->id;
2417 qp->srq = srq;
2418 } else {
2419 status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
2420 if (status)
2421 goto rq_err;
2422 }
2423
2424 status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
2425 if (status)
2426 goto mbx_err;
2427
2428 cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
2429 OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
2430
2431 flags = ocrdma_set_create_qp_mbx_access_flags(qp);
2432
2433 cmd->max_sge_recv_flags |= flags;
2434 cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
2435 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
2436 OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
2437 cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
2438 OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
2439 OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
2440 cq = get_ocrdma_cq(attrs->send_cq);
2441 cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
2442 OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
2443 qp->sq_cq = cq;
2444 cq = get_ocrdma_cq(attrs->recv_cq);
2445 cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
2446 OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
2447 qp->rq_cq = cq;
2448
2449 if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
2450 (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
2451 ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
2452 dpp_cq_id);
2453 }
2454
2455 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2456 if (status)
2457 goto mbx_err;
2458 rsp = (struct ocrdma_create_qp_rsp *)cmd;
2459 ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
2460 qp->state = OCRDMA_QPS_RST;
2461 kfree(cmd);
2462 return 0;
2463mbx_err:
2464 if (qp->rq.va)
2465 dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
2466rq_err:
2467 pr_err("%s(%d) rq_err\n", __func__, dev->id);
2468 dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
2469sq_err:
2470 pr_err("%s(%d) sq_err\n", __func__, dev->id);
2471 kfree(cmd);
2472 return status;
2473}
2474
2475int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
2476 struct ocrdma_qp_params *param)
2477{
2478 int status = -ENOMEM;
2479 struct ocrdma_query_qp *cmd;
2480 struct ocrdma_query_qp_rsp *rsp;
2481
2482 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*rsp));
2483 if (!cmd)
2484 return status;
2485 cmd->qp_id = qp->id;
2486 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2487 if (status)
2488 goto mbx_err;
2489 rsp = (struct ocrdma_query_qp_rsp *)cmd;
2490 memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
2491mbx_err:
2492 kfree(cmd);
2493 return status;
2494}
2495
2496static int ocrdma_set_av_params(struct ocrdma_qp *qp,
2497 struct ocrdma_modify_qp *cmd,
2498 struct ib_qp_attr *attrs,
2499 int attr_mask)
2500{
2501 int status;
2502 struct rdma_ah_attr *ah_attr = &attrs->ah_attr;
2503 union ib_gid sgid, zgid;
2504 struct ib_gid_attr sgid_attr;
2505 u32 vlan_id = 0xFFFF;
2506 u8 mac_addr[6], hdr_type;
2507 union {
2508 struct sockaddr _sockaddr;
2509 struct sockaddr_in _sockaddr_in;
2510 struct sockaddr_in6 _sockaddr_in6;
2511 } sgid_addr, dgid_addr;
2512 struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
2513 const struct ib_global_route *grh;
2514
2515 if ((rdma_ah_get_ah_flags(ah_attr) & IB_AH_GRH) == 0)
2516 return -EINVAL;
2517 grh = rdma_ah_read_grh(ah_attr);
2518 if (atomic_cmpxchg(&dev->update_sl, 1, 0))
2519 ocrdma_init_service_level(dev);
2520 cmd->params.tclass_sq_psn |=
2521 (grh->traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
2522 cmd->params.rnt_rc_sl_fl |=
2523 (grh->flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
2524 cmd->params.rnt_rc_sl_fl |= (rdma_ah_get_sl(ah_attr) <<
2525 OCRDMA_QP_PARAMS_SL_SHIFT);
2526 cmd->params.hop_lmt_rq_psn |=
2527 (grh->hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
2528 cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
2529
2530
2531 memcpy(&cmd->params.dgid[0], &grh->dgid.raw[0],
2532 sizeof(cmd->params.dgid));
2533
2534 status = ib_get_cached_gid(&dev->ibdev, 1, grh->sgid_index,
2535 &sgid, &sgid_attr);
2536 if (!status && sgid_attr.ndev) {
2537 vlan_id = rdma_vlan_dev_vlan_id(sgid_attr.ndev);
2538 memcpy(mac_addr, sgid_attr.ndev->dev_addr, ETH_ALEN);
2539 dev_put(sgid_attr.ndev);
2540 }
2541
2542 memset(&zgid, 0, sizeof(zgid));
2543 if (!memcmp(&sgid, &zgid, sizeof(zgid)))
2544 return -EINVAL;
2545
2546 qp->sgid_idx = grh->sgid_index;
2547 memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
2548 status = ocrdma_resolve_dmac(dev, ah_attr, &mac_addr[0]);
2549 if (status)
2550 return status;
2551 cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
2552 (mac_addr[2] << 16) | (mac_addr[3] << 24);
2553
2554 hdr_type = ib_gid_to_network_type(sgid_attr.gid_type, &sgid);
2555 if (hdr_type == RDMA_NETWORK_IPV4) {
2556 rdma_gid2ip(&sgid_addr._sockaddr, &sgid);
2557 rdma_gid2ip(&dgid_addr._sockaddr, &grh->dgid);
2558 memcpy(&cmd->params.dgid[0],
2559 &dgid_addr._sockaddr_in.sin_addr.s_addr, 4);
2560 memcpy(&cmd->params.sgid[0],
2561 &sgid_addr._sockaddr_in.sin_addr.s_addr, 4);
2562 }
2563
2564 ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
2565 ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
2566 cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
2567
2568 if (vlan_id == 0xFFFF)
2569 vlan_id = 0;
2570 if (vlan_id || dev->pfc_state) {
2571 if (!vlan_id) {
2572 pr_err("ocrdma%d:Using VLAN with PFC is recommended\n",
2573 dev->id);
2574 pr_err("ocrdma%d:Using VLAN 0 for this connection\n",
2575 dev->id);
2576 }
2577 cmd->params.vlan_dmac_b4_to_b5 |=
2578 vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
2579 cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
2580 cmd->params.rnt_rc_sl_fl |=
2581 (dev->sl & 0x07) << OCRDMA_QP_PARAMS_SL_SHIFT;
2582 }
2583 cmd->params.max_sge_recv_flags |= ((hdr_type <<
2584 OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_SHIFT) &
2585 OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_MASK);
2586 return 0;
2587}
2588
2589static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
2590 struct ocrdma_modify_qp *cmd,
2591 struct ib_qp_attr *attrs, int attr_mask)
2592{
2593 int status = 0;
2594 struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
2595
2596 if (attr_mask & IB_QP_PKEY_INDEX) {
2597 cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
2598 OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
2599 cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
2600 }
2601 if (attr_mask & IB_QP_QKEY) {
2602 qp->qkey = attrs->qkey;
2603 cmd->params.qkey = attrs->qkey;
2604 cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
2605 }
2606 if (attr_mask & IB_QP_AV) {
2607 status = ocrdma_set_av_params(qp, cmd, attrs, attr_mask);
2608 if (status)
2609 return status;
2610 } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
2611
2612 cmd->params.dmac_b0_to_b3 = dev->nic_info.mac_addr[0] |
2613 (dev->nic_info.mac_addr[1] << 8) |
2614 (dev->nic_info.mac_addr[2] << 16) |
2615 (dev->nic_info.mac_addr[3] << 24);
2616 cmd->params.vlan_dmac_b4_to_b5 = dev->nic_info.mac_addr[4] |
2617 (dev->nic_info.mac_addr[5] << 8);
2618 }
2619 if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
2620 attrs->en_sqd_async_notify) {
2621 cmd->params.max_sge_recv_flags |=
2622 OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
2623 cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
2624 }
2625 if (attr_mask & IB_QP_DEST_QPN) {
2626 cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
2627 OCRDMA_QP_PARAMS_DEST_QPN_MASK);
2628 cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
2629 }
2630 if (attr_mask & IB_QP_PATH_MTU) {
2631 if (attrs->path_mtu < IB_MTU_512 ||
2632 attrs->path_mtu > IB_MTU_4096) {
2633 pr_err("ocrdma%d: IB MTU %d is not supported\n",
2634 dev->id, ib_mtu_enum_to_int(attrs->path_mtu));
2635 status = -EINVAL;
2636 goto pmtu_err;
2637 }
2638 cmd->params.path_mtu_pkey_indx |=
2639 (ib_mtu_enum_to_int(attrs->path_mtu) <<
2640 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
2641 OCRDMA_QP_PARAMS_PATH_MTU_MASK;
2642 cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
2643 }
2644 if (attr_mask & IB_QP_TIMEOUT) {
2645 cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
2646 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
2647 cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
2648 }
2649 if (attr_mask & IB_QP_RETRY_CNT) {
2650 cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
2651 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
2652 OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
2653 cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
2654 }
2655 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2656 cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
2657 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
2658 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
2659 cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
2660 }
2661 if (attr_mask & IB_QP_RNR_RETRY) {
2662 cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
2663 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
2664 & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
2665 cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
2666 }
2667 if (attr_mask & IB_QP_SQ_PSN) {
2668 cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
2669 cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
2670 }
2671 if (attr_mask & IB_QP_RQ_PSN) {
2672 cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
2673 cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
2674 }
2675 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2676 if (attrs->max_rd_atomic > dev->attr.max_ord_per_qp) {
2677 status = -EINVAL;
2678 goto pmtu_err;
2679 }
2680 qp->max_ord = attrs->max_rd_atomic;
2681 cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
2682 }
2683 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2684 if (attrs->max_dest_rd_atomic > dev->attr.max_ird_per_qp) {
2685 status = -EINVAL;
2686 goto pmtu_err;
2687 }
2688 qp->max_ird = attrs->max_dest_rd_atomic;
2689 cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
2690 }
2691 cmd->params.max_ord_ird = (qp->max_ord <<
2692 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
2693 (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
2694pmtu_err:
2695 return status;
2696}
2697
2698int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
2699 struct ib_qp_attr *attrs, int attr_mask)
2700{
2701 int status = -ENOMEM;
2702 struct ocrdma_modify_qp *cmd;
2703
2704 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
2705 if (!cmd)
2706 return status;
2707
2708 cmd->params.id = qp->id;
2709 cmd->flags = 0;
2710 if (attr_mask & IB_QP_STATE) {
2711 cmd->params.max_sge_recv_flags |=
2712 (get_ocrdma_qp_state(attrs->qp_state) <<
2713 OCRDMA_QP_PARAMS_STATE_SHIFT) &
2714 OCRDMA_QP_PARAMS_STATE_MASK;
2715 cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
2716 } else {
2717 cmd->params.max_sge_recv_flags |=
2718 (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
2719 OCRDMA_QP_PARAMS_STATE_MASK;
2720 }
2721
2722 status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
2723 if (status)
2724 goto mbx_err;
2725 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2726 if (status)
2727 goto mbx_err;
2728
2729mbx_err:
2730 kfree(cmd);
2731 return status;
2732}
2733
2734int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
2735{
2736 int status = -ENOMEM;
2737 struct ocrdma_destroy_qp *cmd;
2738 struct pci_dev *pdev = dev->nic_info.pdev;
2739
2740 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
2741 if (!cmd)
2742 return status;
2743 cmd->qp_id = qp->id;
2744 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2745 if (status)
2746 goto mbx_err;
2747
2748mbx_err:
2749 kfree(cmd);
2750 if (qp->sq.va)
2751 dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
2752 if (!qp->srq && qp->rq.va)
2753 dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
2754 if (qp->dpp_enabled)
2755 qp->pd->num_dpp_qp++;
2756 return status;
2757}
2758
2759int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
2760 struct ib_srq_init_attr *srq_attr,
2761 struct ocrdma_pd *pd)
2762{
2763 int status = -ENOMEM;
2764 int hw_pages, hw_page_size;
2765 int len;
2766 struct ocrdma_create_srq_rsp *rsp;
2767 struct ocrdma_create_srq *cmd;
2768 dma_addr_t pa;
2769 struct pci_dev *pdev = dev->nic_info.pdev;
2770 u32 max_rqe_allocated;
2771
2772 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
2773 if (!cmd)
2774 return status;
2775
2776 cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
2777 max_rqe_allocated = srq_attr->attr.max_wr + 1;
2778 status = ocrdma_build_q_conf(&max_rqe_allocated,
2779 dev->attr.rqe_size,
2780 &hw_pages, &hw_page_size);
2781 if (status) {
2782 pr_err("%s() req. max_wr=0x%x\n", __func__,
2783 srq_attr->attr.max_wr);
2784 status = -EINVAL;
2785 goto ret;
2786 }
2787 len = hw_pages * hw_page_size;
2788 srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2789 if (!srq->rq.va) {
2790 status = -ENOMEM;
2791 goto ret;
2792 }
2793 ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
2794
2795 srq->rq.entry_size = dev->attr.rqe_size;
2796 srq->rq.pa = pa;
2797 srq->rq.len = len;
2798 srq->rq.max_cnt = max_rqe_allocated;
2799
2800 cmd->max_sge_rqe = ilog2(max_rqe_allocated);
2801 cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
2802 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
2803
2804 cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
2805 << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
2806 cmd->pages_rqe_sz |= (dev->attr.rqe_size
2807 << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
2808 & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
2809 cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
2810
2811 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2812 if (status)
2813 goto mbx_err;
2814 rsp = (struct ocrdma_create_srq_rsp *)cmd;
2815 srq->id = rsp->id;
2816 srq->rq.dbid = rsp->id;
2817 max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
2818 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
2819 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
2820 max_rqe_allocated = (1 << max_rqe_allocated);
2821 srq->rq.max_cnt = max_rqe_allocated;
2822 srq->rq.max_wqe_idx = max_rqe_allocated - 1;
2823 srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
2824 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
2825 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
2826 goto ret;
2827mbx_err:
2828 dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
2829ret:
2830 kfree(cmd);
2831 return status;
2832}
2833
2834int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
2835{
2836 int status = -ENOMEM;
2837 struct ocrdma_modify_srq *cmd;
2838 struct ocrdma_pd *pd = srq->pd;
2839 struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2840
2841 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
2842 if (!cmd)
2843 return status;
2844 cmd->id = srq->id;
2845 cmd->limit_max_rqe |= srq_attr->srq_limit <<
2846 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
2847 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2848 kfree(cmd);
2849 return status;
2850}
2851
2852int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
2853{
2854 int status = -ENOMEM;
2855 struct ocrdma_query_srq *cmd;
2856 struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
2857
2858 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
2859 if (!cmd)
2860 return status;
2861 cmd->id = srq->rq.dbid;
2862 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2863 if (status == 0) {
2864 struct ocrdma_query_srq_rsp *rsp =
2865 (struct ocrdma_query_srq_rsp *)cmd;
2866 srq_attr->max_sge =
2867 rsp->srq_lmt_max_sge &
2868 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
2869 srq_attr->max_wr =
2870 rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
2871 srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
2872 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
2873 }
2874 kfree(cmd);
2875 return status;
2876}
2877
2878int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
2879{
2880 int status = -ENOMEM;
2881 struct ocrdma_destroy_srq *cmd;
2882 struct pci_dev *pdev = dev->nic_info.pdev;
2883 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
2884 if (!cmd)
2885 return status;
2886 cmd->id = srq->id;
2887 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2888 if (srq->rq.va)
2889 dma_free_coherent(&pdev->dev, srq->rq.len,
2890 srq->rq.va, srq->rq.pa);
2891 kfree(cmd);
2892 return status;
2893}
2894
2895static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev *dev, u32 ptype,
2896 struct ocrdma_dcbx_cfg *dcbxcfg)
2897{
2898 int status;
2899 dma_addr_t pa;
2900 struct ocrdma_mqe cmd;
2901
2902 struct ocrdma_get_dcbx_cfg_req *req = NULL;
2903 struct ocrdma_get_dcbx_cfg_rsp *rsp = NULL;
2904 struct pci_dev *pdev = dev->nic_info.pdev;
2905 struct ocrdma_mqe_sge *mqe_sge = cmd.u.nonemb_req.sge;
2906
2907 memset(&cmd, 0, sizeof(struct ocrdma_mqe));
2908 cmd.hdr.pyld_len = max_t (u32, sizeof(struct ocrdma_get_dcbx_cfg_rsp),
2909 sizeof(struct ocrdma_get_dcbx_cfg_req));
2910 req = dma_alloc_coherent(&pdev->dev, cmd.hdr.pyld_len, &pa, GFP_KERNEL);
2911 if (!req) {
2912 status = -ENOMEM;
2913 goto mem_err;
2914 }
2915
2916 cmd.hdr.spcl_sge_cnt_emb |= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
2917 OCRDMA_MQE_HDR_SGE_CNT_MASK;
2918 mqe_sge->pa_lo = (u32) (pa & 0xFFFFFFFFUL);
2919 mqe_sge->pa_hi = (u32) upper_32_bits(pa);
2920 mqe_sge->len = cmd.hdr.pyld_len;
2921
2922 memset(req, 0, sizeof(struct ocrdma_get_dcbx_cfg_req));
2923 ocrdma_init_mch(&req->hdr, OCRDMA_CMD_GET_DCBX_CONFIG,
2924 OCRDMA_SUBSYS_DCBX, cmd.hdr.pyld_len);
2925 req->param_type = ptype;
2926
2927 status = ocrdma_mbx_cmd(dev, &cmd);
2928 if (status)
2929 goto mbx_err;
2930
2931 rsp = (struct ocrdma_get_dcbx_cfg_rsp *)req;
2932 ocrdma_le32_to_cpu(rsp, sizeof(struct ocrdma_get_dcbx_cfg_rsp));
2933 memcpy(dcbxcfg, &rsp->cfg, sizeof(struct ocrdma_dcbx_cfg));
2934
2935mbx_err:
2936 dma_free_coherent(&pdev->dev, cmd.hdr.pyld_len, req, pa);
2937mem_err:
2938 return status;
2939}
2940
2941#define OCRDMA_MAX_SERVICE_LEVEL_INDEX 0x08
2942#define OCRDMA_DEFAULT_SERVICE_LEVEL 0x05
2943
2944static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev *dev, int ptype,
2945 struct ocrdma_dcbx_cfg *dcbxcfg,
2946 u8 *srvc_lvl)
2947{
2948 int status = -EINVAL, indx, slindx;
2949 int ventry_cnt;
2950 struct ocrdma_app_parameter *app_param;
2951 u8 valid, proto_sel;
2952 u8 app_prio, pfc_prio;
2953 u16 proto;
2954
2955 if (!(dcbxcfg->tcv_aev_opv_st & OCRDMA_DCBX_STATE_MASK)) {
2956 pr_info("%s ocrdma%d DCBX is disabled\n",
2957 dev_name(&dev->nic_info.pdev->dev), dev->id);
2958 goto out;
2959 }
2960
2961 if (!ocrdma_is_enabled_and_synced(dcbxcfg->pfc_state)) {
2962 pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
2963 dev_name(&dev->nic_info.pdev->dev), dev->id,
2964 (ptype > 0 ? "operational" : "admin"),
2965 (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_ENABLED) ?
2966 "enabled" : "disabled",
2967 (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_SYNC) ?
2968 "" : ", not sync'ed");
2969 goto out;
2970 } else {
2971 pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
2972 dev_name(&dev->nic_info.pdev->dev), dev->id);
2973 }
2974
2975 ventry_cnt = (dcbxcfg->tcv_aev_opv_st >>
2976 OCRDMA_DCBX_APP_ENTRY_SHIFT)
2977 & OCRDMA_DCBX_STATE_MASK;
2978
2979 for (indx = 0; indx < ventry_cnt; indx++) {
2980 app_param = &dcbxcfg->app_param[indx];
2981 valid = (app_param->valid_proto_app >>
2982 OCRDMA_APP_PARAM_VALID_SHIFT)
2983 & OCRDMA_APP_PARAM_VALID_MASK;
2984 proto_sel = (app_param->valid_proto_app
2985 >> OCRDMA_APP_PARAM_PROTO_SEL_SHIFT)
2986 & OCRDMA_APP_PARAM_PROTO_SEL_MASK;
2987 proto = app_param->valid_proto_app &
2988 OCRDMA_APP_PARAM_APP_PROTO_MASK;
2989
2990 if (
2991 valid && proto == ETH_P_IBOE &&
2992 proto_sel == OCRDMA_PROTO_SELECT_L2) {
2993 for (slindx = 0; slindx <
2994 OCRDMA_MAX_SERVICE_LEVEL_INDEX; slindx++) {
2995 app_prio = ocrdma_get_app_prio(
2996 (u8 *)app_param->app_prio,
2997 slindx);
2998 pfc_prio = ocrdma_get_pfc_prio(
2999 (u8 *)dcbxcfg->pfc_prio,
3000 slindx);
3001
3002 if (app_prio && pfc_prio) {
3003 *srvc_lvl = slindx;
3004 status = 0;
3005 goto out;
3006 }
3007 }
3008 if (slindx == OCRDMA_MAX_SERVICE_LEVEL_INDEX) {
3009 pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
3010 dev_name(&dev->nic_info.pdev->dev),
3011 dev->id, proto);
3012 }
3013 }
3014 }
3015
3016out:
3017 return status;
3018}
3019
3020void ocrdma_init_service_level(struct ocrdma_dev *dev)
3021{
3022 int status = 0, indx;
3023 struct ocrdma_dcbx_cfg dcbxcfg;
3024 u8 srvc_lvl = OCRDMA_DEFAULT_SERVICE_LEVEL;
3025 int ptype = OCRDMA_PARAMETER_TYPE_OPER;
3026
3027 for (indx = 0; indx < 2; indx++) {
3028 status = ocrdma_mbx_get_dcbx_config(dev, ptype, &dcbxcfg);
3029 if (status) {
3030 pr_err("%s(): status=%d\n", __func__, status);
3031 ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
3032 continue;
3033 }
3034
3035 status = ocrdma_parse_dcbxcfg_rsp(dev, ptype,
3036 &dcbxcfg, &srvc_lvl);
3037 if (status) {
3038 ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
3039 continue;
3040 }
3041
3042 break;
3043 }
3044
3045 if (status)
3046 pr_info("%s ocrdma%d service level default\n",
3047 dev_name(&dev->nic_info.pdev->dev), dev->id);
3048 else
3049 pr_info("%s ocrdma%d service level %d\n",
3050 dev_name(&dev->nic_info.pdev->dev), dev->id,
3051 srvc_lvl);
3052
3053 dev->pfc_state = ocrdma_is_enabled_and_synced(dcbxcfg.pfc_state);
3054 dev->sl = srvc_lvl;
3055}
3056
3057int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
3058{
3059 int i;
3060 int status = -EINVAL;
3061 struct ocrdma_av *av;
3062 unsigned long flags;
3063
3064 av = dev->av_tbl.va;
3065 spin_lock_irqsave(&dev->av_tbl.lock, flags);
3066 for (i = 0; i < dev->av_tbl.num_ah; i++) {
3067 if (av->valid == 0) {
3068 av->valid = OCRDMA_AV_VALID;
3069 ah->av = av;
3070 ah->id = i;
3071 status = 0;
3072 break;
3073 }
3074 av++;
3075 }
3076 if (i == dev->av_tbl.num_ah)
3077 status = -EAGAIN;
3078 spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
3079 return status;
3080}
3081
3082int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
3083{
3084 unsigned long flags;
3085 spin_lock_irqsave(&dev->av_tbl.lock, flags);
3086 ah->av->valid = 0;
3087 spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
3088 return 0;
3089}
3090
3091static int ocrdma_create_eqs(struct ocrdma_dev *dev)
3092{
3093 int num_eq, i, status = 0;
3094 int irq;
3095 unsigned long flags = 0;
3096
3097 num_eq = dev->nic_info.msix.num_vectors -
3098 dev->nic_info.msix.start_vector;
3099 if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
3100 num_eq = 1;
3101 flags = IRQF_SHARED;
3102 } else {
3103 num_eq = min_t(u32, num_eq, num_online_cpus());
3104 }
3105
3106 if (!num_eq)
3107 return -EINVAL;
3108
3109 dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
3110 if (!dev->eq_tbl)
3111 return -ENOMEM;
3112
3113 for (i = 0; i < num_eq; i++) {
3114 status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
3115 OCRDMA_EQ_LEN);
3116 if (status) {
3117 status = -EINVAL;
3118 break;
3119 }
3120 sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
3121 dev->id, i);
3122 irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
3123 status = request_irq(irq, ocrdma_irq_handler, flags,
3124 dev->eq_tbl[i].irq_name,
3125 &dev->eq_tbl[i]);
3126 if (status)
3127 goto done;
3128 dev->eq_cnt += 1;
3129 }
3130
3131 return 0;
3132done:
3133 ocrdma_destroy_eqs(dev);
3134 return status;
3135}
3136
3137static int ocrdma_mbx_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
3138 int num)
3139{
3140 int i, status = -ENOMEM;
3141 struct ocrdma_modify_eqd_req *cmd;
3142
3143 cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_EQ_DELAY, sizeof(*cmd));
3144 if (!cmd)
3145 return status;
3146
3147 ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_MODIFY_EQ_DELAY,
3148 OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
3149
3150 cmd->cmd.num_eq = num;
3151 for (i = 0; i < num; i++) {
3152 cmd->cmd.set_eqd[i].eq_id = eq[i].q.id;
3153 cmd->cmd.set_eqd[i].phase = 0;
3154 cmd->cmd.set_eqd[i].delay_multiplier =
3155 (eq[i].aic_obj.prev_eqd * 65)/100;
3156 }
3157 status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
3158 if (status)
3159 goto mbx_err;
3160mbx_err:
3161 kfree(cmd);
3162 return status;
3163}
3164
3165static int ocrdma_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
3166 int num)
3167{
3168 int num_eqs, i = 0;
3169 if (num > 8) {
3170 while (num) {
3171 num_eqs = min(num, 8);
3172 ocrdma_mbx_modify_eqd(dev, &eq[i], num_eqs);
3173 i += num_eqs;
3174 num -= num_eqs;
3175 }
3176 } else {
3177 ocrdma_mbx_modify_eqd(dev, eq, num);
3178 }
3179 return 0;
3180}
3181
3182void ocrdma_eqd_set_task(struct work_struct *work)
3183{
3184 struct ocrdma_dev *dev =
3185 container_of(work, struct ocrdma_dev, eqd_work.work);
3186 struct ocrdma_eq *eq = 0;
3187 int i, num = 0, status = -EINVAL;
3188 u64 eq_intr;
3189
3190 for (i = 0; i < dev->eq_cnt; i++) {
3191 eq = &dev->eq_tbl[i];
3192 if (eq->aic_obj.eq_intr_cnt > eq->aic_obj.prev_eq_intr_cnt) {
3193 eq_intr = eq->aic_obj.eq_intr_cnt -
3194 eq->aic_obj.prev_eq_intr_cnt;
3195 if ((eq_intr > EQ_INTR_PER_SEC_THRSH_HI) &&
3196 (eq->aic_obj.prev_eqd == EQ_AIC_MIN_EQD)) {
3197 eq->aic_obj.prev_eqd = EQ_AIC_MAX_EQD;
3198 num++;
3199 } else if ((eq_intr < EQ_INTR_PER_SEC_THRSH_LOW) &&
3200 (eq->aic_obj.prev_eqd == EQ_AIC_MAX_EQD)) {
3201 eq->aic_obj.prev_eqd = EQ_AIC_MIN_EQD;
3202 num++;
3203 }
3204 }
3205 eq->aic_obj.prev_eq_intr_cnt = eq->aic_obj.eq_intr_cnt;
3206 }
3207
3208 if (num)
3209 status = ocrdma_modify_eqd(dev, &dev->eq_tbl[0], num);
3210 schedule_delayed_work(&dev->eqd_work, msecs_to_jiffies(1000));
3211}
3212
3213int ocrdma_init_hw(struct ocrdma_dev *dev)
3214{
3215 int status;
3216
3217
3218 status = ocrdma_create_eqs(dev);
3219 if (status)
3220 goto qpeq_err;
3221 status = ocrdma_create_mq(dev);
3222 if (status)
3223 goto mq_err;
3224 status = ocrdma_mbx_query_fw_config(dev);
3225 if (status)
3226 goto conf_err;
3227 status = ocrdma_mbx_query_dev(dev);
3228 if (status)
3229 goto conf_err;
3230 status = ocrdma_mbx_query_fw_ver(dev);
3231 if (status)
3232 goto conf_err;
3233 status = ocrdma_mbx_create_ah_tbl(dev);
3234 if (status)
3235 goto conf_err;
3236 status = ocrdma_mbx_get_phy_info(dev);
3237 if (status)
3238 goto info_attrb_err;
3239 status = ocrdma_mbx_get_ctrl_attribs(dev);
3240 if (status)
3241 goto info_attrb_err;
3242
3243 return 0;
3244
3245info_attrb_err:
3246 ocrdma_mbx_delete_ah_tbl(dev);
3247conf_err:
3248 ocrdma_destroy_mq(dev);
3249mq_err:
3250 ocrdma_destroy_eqs(dev);
3251qpeq_err:
3252 pr_err("%s() status=%d\n", __func__, status);
3253 return status;
3254}
3255
3256void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
3257{
3258 ocrdma_free_pd_pool(dev);
3259 ocrdma_mbx_delete_ah_tbl(dev);
3260
3261
3262 ocrdma_destroy_mq(dev);
3263
3264
3265 ocrdma_destroy_eqs(dev);
3266}
3267