1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24#ifndef __LINUX_XHCI_HCD_H
25#define __LINUX_XHCI_HCD_H
26
27#include <linux/usb.h>
28#include <linux/timer.h>
29#include <linux/kernel.h>
30#include <linux/usb/hcd.h>
31#include <linux/io-64-nonatomic-lo-hi.h>
32
33
34#include "xhci-ext-caps.h"
35#include "pci-quirks.h"
36
37
38#define XHCI_SBRN_OFFSET (0x60)
39
40
41#define MAX_HC_SLOTS 256
42
43#define MAX_HC_PORTS 127
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62struct xhci_cap_regs {
63 __le32 hc_capbase;
64 __le32 hcs_params1;
65 __le32 hcs_params2;
66 __le32 hcs_params3;
67 __le32 hcc_params;
68 __le32 db_off;
69 __le32 run_regs_off;
70 __le32 hcc_params2;
71
72};
73
74
75
76#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
77
78#define HC_VERSION(p) (((p) >> 16) & 0xffff)
79
80
81
82#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
83#define HCS_SLOTS_MASK 0xff
84
85#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
86
87#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
88
89
90
91
92#define HCS_IST(p) (((p) >> 0) & 0xf)
93
94#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
95
96
97
98#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
99
100
101
102#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
103
104#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
105
106
107
108#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
109
110#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
111
112
113
114#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
115
116#define HCC_PPC(p) ((p) & (1 << 3))
117
118#define HCS_INDICATOR(p) ((p) & (1 << 4))
119
120#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
121
122#define HCC_LTC(p) ((p) & (1 << 6))
123
124#define HCC_NSS(p) ((p) & (1 << 7))
125
126#define HCC_SPC(p) ((p) & (1 << 9))
127
128#define HCC_CFC(p) ((p) & (1 << 11))
129
130#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
131
132#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
133
134
135#define DBOFF_MASK (~0x3)
136
137
138#define RTSOFF_MASK (~0x1f)
139
140
141
142#define HCC2_U3C(p) ((p) & (1 << 0))
143
144#define HCC2_CMC(p) ((p) & (1 << 1))
145
146#define HCC2_FSC(p) ((p) & (1 << 2))
147
148#define HCC2_CTC(p) ((p) & (1 << 3))
149
150#define HCC2_LEC(p) ((p) & (1 << 4))
151
152#define HCC2_CIC(p) ((p) & (1 << 5))
153
154#define HCC2_ETC(p) ((p) & (1 << 6))
155
156
157#define NUM_PORT_REGS 4
158
159#define PORTSC 0
160#define PORTPMSC 1
161#define PORTLI 2
162#define PORTHLPMC 3
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186struct xhci_op_regs {
187 __le32 command;
188 __le32 status;
189 __le32 page_size;
190 __le32 reserved1;
191 __le32 reserved2;
192 __le32 dev_notification;
193 __le64 cmd_ring;
194
195 __le32 reserved3[4];
196 __le64 dcbaa_ptr;
197 __le32 config_reg;
198
199 __le32 reserved4[241];
200
201 __le32 port_status_base;
202 __le32 port_power_base;
203 __le32 port_link_base;
204 __le32 reserved5;
205
206 __le32 reserved6[NUM_PORT_REGS*254];
207};
208
209
210
211#define CMD_RUN XHCI_CMD_RUN
212
213
214
215
216#define CMD_RESET (1 << 1)
217
218#define CMD_EIE XHCI_CMD_EIE
219
220#define CMD_HSEIE XHCI_CMD_HSEIE
221
222
223#define CMD_LRESET (1 << 7)
224
225#define CMD_CSS (1 << 8)
226#define CMD_CRS (1 << 9)
227
228#define CMD_EWE XHCI_CMD_EWE
229
230
231
232
233
234#define CMD_PM_INDEX (1 << 11)
235
236#define CMD_ETE (1 << 14)
237
238
239
240#define IMAN_IE (1 << 1)
241#define IMAN_IP (1 << 0)
242
243
244
245#define STS_HALT XHCI_STS_HALT
246
247#define STS_FATAL (1 << 2)
248
249#define STS_EINT (1 << 3)
250
251#define STS_PORT (1 << 4)
252
253
254#define STS_SAVE (1 << 8)
255
256#define STS_RESTORE (1 << 9)
257
258#define STS_SRE (1 << 10)
259
260#define STS_CNR XHCI_STS_CNR
261
262#define STS_HCE (1 << 12)
263
264
265
266
267
268
269
270#define DEV_NOTE_MASK (0xffff)
271#define ENABLE_DEV_NOTE(x) (1 << (x))
272
273
274
275#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
276
277
278
279
280#define CMD_RING_PAUSE (1 << 1)
281
282#define CMD_RING_ABORT (1 << 2)
283
284#define CMD_RING_RUNNING (1 << 3)
285
286
287#define CMD_RING_RSVD_BITS (0x3f)
288
289
290
291#define MAX_DEVS(p) ((p) & 0xff)
292
293#define CONFIG_U3E (1 << 8)
294
295#define CONFIG_CIE (1 << 9)
296
297
298
299
300#define PORT_CONNECT (1 << 0)
301
302#define PORT_PE (1 << 1)
303
304
305#define PORT_OC (1 << 3)
306
307#define PORT_RESET (1 << 4)
308
309
310
311
312#define PORT_PLS_MASK (0xf << 5)
313#define XDEV_U0 (0x0 << 5)
314#define XDEV_U2 (0x2 << 5)
315#define XDEV_U3 (0x3 << 5)
316#define XDEV_INACTIVE (0x6 << 5)
317#define XDEV_POLLING (0x7 << 5)
318#define XDEV_COMP_MODE (0xa << 5)
319#define XDEV_RESUME (0xf << 5)
320
321#define PORT_POWER (1 << 9)
322
323
324
325
326
327
328
329
330#define DEV_SPEED_MASK (0xf << 10)
331#define XDEV_FS (0x1 << 10)
332#define XDEV_LS (0x2 << 10)
333#define XDEV_HS (0x3 << 10)
334#define XDEV_SS (0x4 << 10)
335#define XDEV_SSP (0x5 << 10)
336#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
337#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
338#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
339#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
340#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
341#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
342#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
343#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
344
345
346#define SLOT_SPEED_FS (XDEV_FS << 10)
347#define SLOT_SPEED_LS (XDEV_LS << 10)
348#define SLOT_SPEED_HS (XDEV_HS << 10)
349#define SLOT_SPEED_SS (XDEV_SS << 10)
350#define SLOT_SPEED_SSP (XDEV_SSP << 10)
351
352#define PORT_LED_OFF (0 << 14)
353#define PORT_LED_AMBER (1 << 14)
354#define PORT_LED_GREEN (2 << 14)
355#define PORT_LED_MASK (3 << 14)
356
357#define PORT_LINK_STROBE (1 << 16)
358
359#define PORT_CSC (1 << 17)
360
361#define PORT_PEC (1 << 18)
362
363
364
365
366
367#define PORT_WRC (1 << 19)
368
369#define PORT_OCC (1 << 20)
370
371#define PORT_RC (1 << 21)
372
373
374
375
376
377
378
379
380
381
382
383
384
385#define PORT_PLC (1 << 22)
386
387#define PORT_CEC (1 << 23)
388
389
390
391
392#define PORT_CAS (1 << 24)
393
394#define PORT_WKCONN_E (1 << 25)
395
396#define PORT_WKDISC_E (1 << 26)
397
398#define PORT_WKOC_E (1 << 27)
399
400
401#define PORT_DEV_REMOVE (1 << 30)
402
403#define PORT_WR (1 << 31)
404
405
406#define DUPLICATE_ENTRY ((u8)(-1))
407
408
409
410
411
412#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
413#define PORT_U1_TIMEOUT_MASK 0xff
414
415#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
416#define PORT_U2_TIMEOUT_MASK (0xff << 8)
417
418
419
420#define PORT_L1S_MASK 7
421#define PORT_L1S_SUCCESS 1
422#define PORT_RWE (1 << 3)
423#define PORT_HIRD(p) (((p) & 0xf) << 4)
424#define PORT_HIRD_MASK (0xf << 4)
425#define PORT_L1DS_MASK (0xff << 8)
426#define PORT_L1DS(p) (((p) & 0xff) << 8)
427#define PORT_HLE (1 << 16)
428#define PORT_TEST_MODE_SHIFT 28
429
430
431#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
432#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
433
434
435#define PORT_HIRDM(p)((p) & 3)
436#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
437#define PORT_BESLD(p)(((p) & 0xf) << 10)
438
439
440#define XHCI_L1_TIMEOUT 512
441
442
443
444
445
446
447
448
449
450
451
452#define XHCI_DEFAULT_BESL 4
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471struct xhci_intr_reg {
472 __le32 irq_pending;
473 __le32 irq_control;
474 __le32 erst_size;
475 __le32 rsvd;
476 __le64 erst_base;
477 __le64 erst_dequeue;
478};
479
480
481#define ER_IRQ_PENDING(p) ((p) & 0x1)
482
483
484#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
485#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
486#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
487
488
489
490
491
492
493#define ER_IRQ_INTERVAL_MASK (0xffff)
494
495#define ER_IRQ_COUNTER_MASK (0xffff << 16)
496
497
498
499#define ERST_SIZE_MASK (0xffff << 16)
500
501
502
503
504
505#define ERST_DESI_MASK (0x7)
506
507
508
509#define ERST_EHB (1 << 3)
510#define ERST_PTR_MASK (0xf)
511
512
513
514
515
516
517
518
519
520
521struct xhci_run_regs {
522 __le32 microframe_index;
523 __le32 rsvd[7];
524 struct xhci_intr_reg ir_set[128];
525};
526
527
528
529
530
531
532
533
534
535
536struct xhci_doorbell_array {
537 __le32 doorbell[256];
538};
539
540#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
541#define DB_VALUE_HOST 0x00000000
542
543
544
545
546
547
548
549
550
551struct xhci_protocol_caps {
552 u32 revision;
553 u32 name_string;
554 u32 port_info;
555};
556
557#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
558#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
559#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
560#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
561#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
562
563#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
564#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
565#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
566#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
567#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
568#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
569
570#define PLT_MASK (0x03 << 6)
571#define PLT_SYM (0x00 << 6)
572#define PLT_ASYM_RX (0x02 << 6)
573#define PLT_ASYM_TX (0x03 << 6)
574
575
576
577
578
579
580
581
582
583
584
585struct xhci_container_ctx {
586 unsigned type;
587#define XHCI_CTX_TYPE_DEVICE 0x1
588#define XHCI_CTX_TYPE_INPUT 0x2
589
590 int size;
591
592 u8 *bytes;
593 dma_addr_t dma;
594};
595
596
597
598
599
600
601
602
603
604
605
606
607struct xhci_slot_ctx {
608 __le32 dev_info;
609 __le32 dev_info2;
610 __le32 tt_info;
611 __le32 dev_state;
612
613 __le32 reserved[4];
614};
615
616
617
618#define ROUTE_STRING_MASK (0xfffff)
619
620#define DEV_SPEED (0xf << 20)
621#define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
622
623
624#define DEV_MTT (0x1 << 25)
625
626#define DEV_HUB (0x1 << 26)
627
628#define LAST_CTX_MASK (0x1f << 27)
629#define LAST_CTX(p) ((p) << 27)
630#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
631#define SLOT_FLAG (1 << 0)
632#define EP0_FLAG (1 << 1)
633
634
635
636#define MAX_EXIT (0xffff)
637
638#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
639#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
640
641#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
642#define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
643
644
645
646
647
648
649
650#define TT_SLOT (0xff)
651
652
653
654
655#define TT_PORT (0xff << 8)
656#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
657#define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
658
659
660
661#define DEV_ADDR_MASK (0xff)
662
663
664#define SLOT_STATE (0x1f << 27)
665#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
666
667#define SLOT_STATE_DISABLED 0
668#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
669#define SLOT_STATE_DEFAULT 1
670#define SLOT_STATE_ADDRESSED 2
671#define SLOT_STATE_CONFIGURED 3
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691struct xhci_ep_ctx {
692 __le32 ep_info;
693 __le32 ep_info2;
694 __le64 deq;
695 __le32 tx_info;
696
697 __le32 reserved[3];
698};
699
700
701
702
703
704
705
706
707
708
709
710#define EP_STATE_MASK (0xf)
711#define EP_STATE_DISABLED 0
712#define EP_STATE_RUNNING 1
713#define EP_STATE_HALTED 2
714#define EP_STATE_STOPPED 3
715#define EP_STATE_ERROR 4
716#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
717
718
719#define EP_MULT(p) (((p) & 0x3) << 8)
720#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
721
722
723
724#define EP_INTERVAL(p) (((p) & 0xff) << 16)
725#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
726#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
727#define EP_MAXPSTREAMS_MASK (0x1f << 10)
728#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
729
730#define EP_HAS_LSA (1 << 15)
731
732
733
734
735
736
737#define FORCE_EVENT (0x1)
738#define ERROR_COUNT(p) (((p) & 0x3) << 1)
739#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
740#define EP_TYPE(p) ((p) << 3)
741#define ISOC_OUT_EP 1
742#define BULK_OUT_EP 2
743#define INT_OUT_EP 3
744#define CTRL_EP 4
745#define ISOC_IN_EP 5
746#define BULK_IN_EP 6
747#define INT_IN_EP 7
748
749
750#define MAX_BURST(p) (((p)&0xff) << 8)
751#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
752#define MAX_PACKET(p) (((p)&0xffff) << 16)
753#define MAX_PACKET_MASK (0xffff << 16)
754#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
755
756
757#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
758#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
759#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
760#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
761
762
763#define EP_CTX_CYCLE_MASK (1 << 0)
764#define SCTX_DEQ_MASK (~0xfL)
765
766
767
768
769
770
771
772
773
774struct xhci_input_control_ctx {
775 __le32 drop_flags;
776 __le32 add_flags;
777 __le32 rsvd2[6];
778};
779
780#define EP_IS_ADDED(ctrl_ctx, i) \
781 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
782#define EP_IS_DROPPED(ctrl_ctx, i) \
783 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
784
785
786
787
788
789struct xhci_command {
790
791 struct xhci_container_ctx *in_ctx;
792 u32 status;
793 int slot_id;
794
795
796
797 struct completion *completion;
798 union xhci_trb *command_trb;
799 struct list_head cmd_list;
800};
801
802
803#define DROP_EP(x) (0x1 << x)
804
805#define ADD_EP(x) (0x1 << x)
806
807struct xhci_stream_ctx {
808
809 __le64 stream_ring;
810
811 __le32 reserved[2];
812};
813
814
815#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
816
817#define SCT_SEC_TR 0
818
819#define SCT_PRI_TR 1
820
821#define SCT_SSA_8 2
822#define SCT_SSA_16 3
823#define SCT_SSA_32 4
824#define SCT_SSA_64 5
825#define SCT_SSA_128 6
826#define SCT_SSA_256 7
827
828
829struct xhci_stream_info {
830 struct xhci_ring **stream_rings;
831
832 unsigned int num_streams;
833
834
835
836 struct xhci_stream_ctx *stream_ctx_array;
837 unsigned int num_stream_ctxs;
838 dma_addr_t ctx_array_dma;
839
840 struct radix_tree_root trb_address_map;
841 struct xhci_command *free_streams_command;
842};
843
844#define SMALL_STREAM_ARRAY_SIZE 256
845#define MEDIUM_STREAM_ARRAY_SIZE 1024
846
847
848
849
850
851
852
853struct xhci_bw_info {
854
855 unsigned int ep_interval;
856
857 unsigned int mult;
858 unsigned int num_packets;
859 unsigned int max_packet_size;
860 unsigned int max_esit_payload;
861 unsigned int type;
862};
863
864
865
866
867
868
869#define FS_BLOCK 1
870#define HS_BLOCK 4
871#define SS_BLOCK 16
872#define DMI_BLOCK 32
873
874
875
876
877
878
879#define DMI_OVERHEAD 8
880#define DMI_OVERHEAD_BURST 4
881#define SS_OVERHEAD 8
882#define SS_OVERHEAD_BURST 32
883#define HS_OVERHEAD 26
884#define FS_OVERHEAD 20
885#define LS_OVERHEAD 128
886
887
888
889
890
891#define TT_HS_OVERHEAD (31 + 94)
892#define TT_DMI_OVERHEAD (25 + 12)
893
894
895#define FS_BW_LIMIT 1285
896#define TT_BW_LIMIT 1320
897#define HS_BW_LIMIT 1607
898#define SS_BW_LIMIT_IN 3906
899#define DMI_BW_LIMIT_IN 3906
900#define SS_BW_LIMIT_OUT 3906
901#define DMI_BW_LIMIT_OUT 3906
902
903
904#define FS_BW_RESERVED 10
905#define HS_BW_RESERVED 20
906#define SS_BW_RESERVED 10
907
908struct xhci_virt_ep {
909 struct xhci_ring *ring;
910
911 struct xhci_stream_info *stream_info;
912
913
914
915 struct xhci_ring *new_ring;
916 unsigned int ep_state;
917#define SET_DEQ_PENDING (1 << 0)
918#define EP_HALTED (1 << 1)
919#define EP_STOP_CMD_PENDING (1 << 2)
920
921#define EP_GETTING_STREAMS (1 << 3)
922#define EP_HAS_STREAMS (1 << 4)
923
924#define EP_GETTING_NO_STREAMS (1 << 5)
925
926 struct list_head cancelled_td_list;
927
928 struct timer_list stop_cmd_timer;
929 struct xhci_hcd *xhci;
930
931
932
933
934 struct xhci_segment *queued_deq_seg;
935 union xhci_trb *queued_deq_ptr;
936
937
938
939
940
941
942
943 bool skip;
944
945 struct xhci_bw_info bw_info;
946 struct list_head bw_endpoint_list;
947
948 int next_frame_id;
949
950 bool use_extended_tbc;
951};
952
953enum xhci_overhead_type {
954 LS_OVERHEAD_TYPE = 0,
955 FS_OVERHEAD_TYPE,
956 HS_OVERHEAD_TYPE,
957};
958
959struct xhci_interval_bw {
960 unsigned int num_packets;
961
962
963
964 struct list_head endpoints;
965
966 unsigned int overhead[3];
967};
968
969#define XHCI_MAX_INTERVAL 16
970
971struct xhci_interval_bw_table {
972 unsigned int interval0_esit_payload;
973 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
974
975 unsigned int bw_used;
976 unsigned int ss_bw_in;
977 unsigned int ss_bw_out;
978};
979
980
981struct xhci_virt_device {
982 struct usb_device *udev;
983
984
985
986
987
988
989
990
991 struct xhci_container_ctx *out_ctx;
992
993 struct xhci_container_ctx *in_ctx;
994 struct xhci_virt_ep eps[31];
995 u8 fake_port;
996 u8 real_port;
997 struct xhci_interval_bw_table *bw_table;
998 struct xhci_tt_bw_info *tt_info;
999
1000 u16 current_mel;
1001};
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011struct xhci_root_port_bw_info {
1012 struct list_head tts;
1013 unsigned int num_active_tts;
1014 struct xhci_interval_bw_table bw_table;
1015};
1016
1017struct xhci_tt_bw_info {
1018 struct list_head tt_list;
1019 int slot_id;
1020 int ttport;
1021 struct xhci_interval_bw_table bw_table;
1022 int active_eps;
1023};
1024
1025
1026
1027
1028
1029
1030struct xhci_device_context_array {
1031
1032 __le64 dev_context_ptrs[MAX_HC_SLOTS];
1033
1034 dma_addr_t dma;
1035};
1036
1037
1038
1039
1040
1041
1042
1043struct xhci_transfer_event {
1044
1045 __le64 buffer;
1046 __le32 transfer_len;
1047
1048 __le32 flags;
1049};
1050
1051
1052
1053#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1054
1055
1056#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1057
1058
1059#define COMP_CODE_MASK (0xff << 24)
1060#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1061#define COMP_INVALID 0
1062#define COMP_SUCCESS 1
1063#define COMP_DATA_BUFFER_ERROR 2
1064#define COMP_BABBLE_DETECTED_ERROR 3
1065#define COMP_USB_TRANSACTION_ERROR 4
1066#define COMP_TRB_ERROR 5
1067#define COMP_STALL_ERROR 6
1068#define COMP_RESOURCE_ERROR 7
1069#define COMP_BANDWIDTH_ERROR 8
1070#define COMP_NO_SLOTS_AVAILABLE_ERROR 9
1071#define COMP_INVALID_STREAM_TYPE_ERROR 10
1072#define COMP_SLOT_NOT_ENABLED_ERROR 11
1073#define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
1074#define COMP_SHORT_PACKET 13
1075#define COMP_RING_UNDERRUN 14
1076#define COMP_RING_OVERRUN 15
1077#define COMP_VF_EVENT_RING_FULL_ERROR 16
1078#define COMP_PARAMETER_ERROR 17
1079#define COMP_BANDWIDTH_OVERRUN_ERROR 18
1080#define COMP_CONTEXT_STATE_ERROR 19
1081#define COMP_NO_PING_RESPONSE_ERROR 20
1082#define COMP_EVENT_RING_FULL_ERROR 21
1083#define COMP_INCOMPATIBLE_DEVICE_ERROR 22
1084#define COMP_MISSED_SERVICE_ERROR 23
1085#define COMP_COMMAND_RING_STOPPED 24
1086#define COMP_COMMAND_ABORTED 25
1087#define COMP_STOPPED 26
1088#define COMP_STOPPED_LENGTH_INVALID 27
1089#define COMP_STOPPED_SHORT_PACKET 28
1090#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
1091#define COMP_ISOCH_BUFFER_OVERRUN 31
1092#define COMP_EVENT_LOST_ERROR 32
1093#define COMP_UNDEFINED_ERROR 33
1094#define COMP_INVALID_STREAM_ID_ERROR 34
1095#define COMP_SECONDARY_BANDWIDTH_ERROR 35
1096#define COMP_SPLIT_TRANSACTION_ERROR 36
1097
1098static inline const char *xhci_trb_comp_code_string(u8 status)
1099{
1100 switch (status) {
1101 case COMP_INVALID:
1102 return "Invalid";
1103 case COMP_SUCCESS:
1104 return "Success";
1105 case COMP_DATA_BUFFER_ERROR:
1106 return "Data Buffer Error";
1107 case COMP_BABBLE_DETECTED_ERROR:
1108 return "Babble Detected";
1109 case COMP_USB_TRANSACTION_ERROR:
1110 return "USB Transaction Error";
1111 case COMP_TRB_ERROR:
1112 return "TRB Error";
1113 case COMP_STALL_ERROR:
1114 return "Stall Error";
1115 case COMP_RESOURCE_ERROR:
1116 return "Resource Error";
1117 case COMP_BANDWIDTH_ERROR:
1118 return "Bandwidth Error";
1119 case COMP_NO_SLOTS_AVAILABLE_ERROR:
1120 return "No Slots Available Error";
1121 case COMP_INVALID_STREAM_TYPE_ERROR:
1122 return "Invalid Stream Type Error";
1123 case COMP_SLOT_NOT_ENABLED_ERROR:
1124 return "Slot Not Enabled Error";
1125 case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1126 return "Endpoint Not Enabled Error";
1127 case COMP_SHORT_PACKET:
1128 return "Short Packet";
1129 case COMP_RING_UNDERRUN:
1130 return "Ring Underrun";
1131 case COMP_RING_OVERRUN:
1132 return "Ring Overrun";
1133 case COMP_VF_EVENT_RING_FULL_ERROR:
1134 return "VF Event Ring Full Error";
1135 case COMP_PARAMETER_ERROR:
1136 return "Parameter Error";
1137 case COMP_BANDWIDTH_OVERRUN_ERROR:
1138 return "Bandwidth Overrun Error";
1139 case COMP_CONTEXT_STATE_ERROR:
1140 return "Context State Error";
1141 case COMP_NO_PING_RESPONSE_ERROR:
1142 return "No Ping Response Error";
1143 case COMP_EVENT_RING_FULL_ERROR:
1144 return "Event Ring Full Error";
1145 case COMP_INCOMPATIBLE_DEVICE_ERROR:
1146 return "Incompatible Device Error";
1147 case COMP_MISSED_SERVICE_ERROR:
1148 return "Missed Service Error";
1149 case COMP_COMMAND_RING_STOPPED:
1150 return "Command Ring Stopped";
1151 case COMP_COMMAND_ABORTED:
1152 return "Command Aborted";
1153 case COMP_STOPPED:
1154 return "Stopped";
1155 case COMP_STOPPED_LENGTH_INVALID:
1156 return "Stopped - Length Invalid";
1157 case COMP_STOPPED_SHORT_PACKET:
1158 return "Stopped - Short Packet";
1159 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1160 return "Max Exit Latency Too Large Error";
1161 case COMP_ISOCH_BUFFER_OVERRUN:
1162 return "Isoch Buffer Overrun";
1163 case COMP_EVENT_LOST_ERROR:
1164 return "Event Lost Error";
1165 case COMP_UNDEFINED_ERROR:
1166 return "Undefined Error";
1167 case COMP_INVALID_STREAM_ID_ERROR:
1168 return "Invalid Stream ID Error";
1169 case COMP_SECONDARY_BANDWIDTH_ERROR:
1170 return "Secondary Bandwidth Error";
1171 case COMP_SPLIT_TRANSACTION_ERROR:
1172 return "Split Transaction Error";
1173 default:
1174 return "Unknown!!";
1175 }
1176}
1177
1178struct xhci_link_trb {
1179
1180 __le64 segment_ptr;
1181 __le32 intr_target;
1182 __le32 control;
1183};
1184
1185
1186#define LINK_TOGGLE (0x1<<1)
1187
1188
1189struct xhci_event_cmd {
1190
1191 __le64 cmd_trb;
1192 __le32 status;
1193 __le32 flags;
1194};
1195
1196
1197
1198
1199#define TRB_BSR (1<<9)
1200
1201
1202#define TRB_DC (1<<9)
1203
1204
1205#define TRB_TSP (1<<9)
1206
1207enum xhci_ep_reset_type {
1208 EP_HARD_RESET,
1209 EP_SOFT_RESET,
1210};
1211
1212
1213#define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
1214#define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
1215
1216
1217#define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
1218
1219
1220#define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
1221
1222
1223#define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
1224#define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
1225
1226enum xhci_setup_dev {
1227 SETUP_CONTEXT_ONLY,
1228 SETUP_CONTEXT_ADDRESS,
1229};
1230
1231
1232
1233#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1234#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
1235
1236
1237#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1238#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1239
1240#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1241#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1242#define LAST_EP_INDEX 30
1243
1244
1245#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1246#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
1247#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
1248
1249
1250#define TRB_TC (1<<1)
1251
1252
1253
1254#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1255
1256#define EVENT_DATA (1 << 2)
1257
1258
1259
1260#define TRB_LEN(p) ((p) & 0x1ffff)
1261
1262#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
1263#define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
1264
1265#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
1266
1267#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1268#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
1269
1270#define TRB_TBC(p) (((p) & 0x3) << 7)
1271#define TRB_TLBPC(p) (((p) & 0xf) << 16)
1272
1273
1274#define TRB_CYCLE (1<<0)
1275
1276
1277
1278
1279#define TRB_ENT (1<<1)
1280
1281#define TRB_ISP (1<<2)
1282
1283#define TRB_NO_SNOOP (1<<3)
1284
1285#define TRB_CHAIN (1<<4)
1286
1287#define TRB_IOC (1<<5)
1288
1289#define TRB_IDT (1<<6)
1290
1291
1292#define TRB_BEI (1<<9)
1293
1294
1295#define TRB_DIR_IN (1<<16)
1296#define TRB_TX_TYPE(p) ((p) << 16)
1297#define TRB_DATA_OUT 2
1298#define TRB_DATA_IN 3
1299
1300
1301#define TRB_SIA (1<<31)
1302#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
1303
1304struct xhci_generic_trb {
1305 __le32 field[4];
1306};
1307
1308union xhci_trb {
1309 struct xhci_link_trb link;
1310 struct xhci_transfer_event trans_event;
1311 struct xhci_event_cmd event_cmd;
1312 struct xhci_generic_trb generic;
1313};
1314
1315
1316#define TRB_TYPE_BITMASK (0xfc00)
1317#define TRB_TYPE(p) ((p) << 10)
1318#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
1319
1320
1321#define TRB_NORMAL 1
1322
1323#define TRB_SETUP 2
1324
1325#define TRB_DATA 3
1326
1327#define TRB_STATUS 4
1328
1329#define TRB_ISOC 5
1330
1331#define TRB_LINK 6
1332#define TRB_EVENT_DATA 7
1333
1334#define TRB_TR_NOOP 8
1335
1336
1337#define TRB_ENABLE_SLOT 9
1338
1339#define TRB_DISABLE_SLOT 10
1340
1341#define TRB_ADDR_DEV 11
1342
1343#define TRB_CONFIG_EP 12
1344
1345#define TRB_EVAL_CONTEXT 13
1346
1347#define TRB_RESET_EP 14
1348
1349#define TRB_STOP_RING 15
1350
1351#define TRB_SET_DEQ 16
1352
1353#define TRB_RESET_DEV 17
1354
1355#define TRB_FORCE_EVENT 18
1356
1357#define TRB_NEG_BANDWIDTH 19
1358
1359#define TRB_SET_LT 20
1360
1361#define TRB_GET_BW 21
1362
1363#define TRB_FORCE_HEADER 22
1364
1365#define TRB_CMD_NOOP 23
1366
1367
1368
1369#define TRB_TRANSFER 32
1370
1371#define TRB_COMPLETION 33
1372
1373#define TRB_PORT_STATUS 34
1374
1375#define TRB_BANDWIDTH_EVENT 35
1376
1377#define TRB_DOORBELL 36
1378
1379#define TRB_HC_EVENT 37
1380
1381#define TRB_DEV_NOTE 38
1382
1383#define TRB_MFINDEX_WRAP 39
1384
1385
1386
1387#define TRB_NEC_CMD_COMP 48
1388
1389#define TRB_NEC_GET_FW 49
1390
1391static inline const char *xhci_trb_type_string(u8 type)
1392{
1393 switch (type) {
1394 case TRB_NORMAL:
1395 return "Normal";
1396 case TRB_SETUP:
1397 return "Setup Stage";
1398 case TRB_DATA:
1399 return "Data Stage";
1400 case TRB_STATUS:
1401 return "Status Stage";
1402 case TRB_ISOC:
1403 return "Isoch";
1404 case TRB_LINK:
1405 return "Link";
1406 case TRB_EVENT_DATA:
1407 return "Event Data";
1408 case TRB_TR_NOOP:
1409 return "No-Op";
1410 case TRB_ENABLE_SLOT:
1411 return "Enable Slot Command";
1412 case TRB_DISABLE_SLOT:
1413 return "Disable Slot Command";
1414 case TRB_ADDR_DEV:
1415 return "Address Device Command";
1416 case TRB_CONFIG_EP:
1417 return "Configure Endpoint Command";
1418 case TRB_EVAL_CONTEXT:
1419 return "Evaluate Context Command";
1420 case TRB_RESET_EP:
1421 return "Reset Endpoint Command";
1422 case TRB_STOP_RING:
1423 return "Stop Ring Command";
1424 case TRB_SET_DEQ:
1425 return "Set TR Dequeue Pointer Command";
1426 case TRB_RESET_DEV:
1427 return "Reset Device Command";
1428 case TRB_FORCE_EVENT:
1429 return "Force Event Command";
1430 case TRB_NEG_BANDWIDTH:
1431 return "Negotiate Bandwidth Command";
1432 case TRB_SET_LT:
1433 return "Set Latency Tolerance Value Command";
1434 case TRB_GET_BW:
1435 return "Get Port Bandwidth Command";
1436 case TRB_FORCE_HEADER:
1437 return "Force Header Command";
1438 case TRB_CMD_NOOP:
1439 return "No-Op Command";
1440 case TRB_TRANSFER:
1441 return "Transfer Event";
1442 case TRB_COMPLETION:
1443 return "Command Completion Event";
1444 case TRB_PORT_STATUS:
1445 return "Port Status Change Event";
1446 case TRB_BANDWIDTH_EVENT:
1447 return "Bandwidth Request Event";
1448 case TRB_DOORBELL:
1449 return "Doorbell Event";
1450 case TRB_HC_EVENT:
1451 return "Host Controller Event";
1452 case TRB_DEV_NOTE:
1453 return "Device Notification Event";
1454 case TRB_MFINDEX_WRAP:
1455 return "MFINDEX Wrap Event";
1456 case TRB_NEC_CMD_COMP:
1457 return "NEC Command Completion Event";
1458 case TRB_NEC_GET_FW:
1459 return "NET Get Firmware Revision Command";
1460 default:
1461 return "UNKNOWN";
1462 }
1463}
1464
1465#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1466
1467#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1468 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1469#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1470 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1471
1472#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1473#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1474
1475
1476
1477
1478
1479
1480#define TRBS_PER_SEGMENT 256
1481
1482#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
1483#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1484#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
1485
1486#define TRB_MAX_BUFF_SHIFT 16
1487#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
1488
1489#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1490 (addr & (TRB_MAX_BUFF_SIZE - 1)))
1491
1492struct xhci_segment {
1493 union xhci_trb *trbs;
1494
1495 struct xhci_segment *next;
1496 dma_addr_t dma;
1497
1498 dma_addr_t bounce_dma;
1499 void *bounce_buf;
1500 unsigned int bounce_offs;
1501 unsigned int bounce_len;
1502};
1503
1504struct xhci_td {
1505 struct list_head td_list;
1506 struct list_head cancelled_td_list;
1507 struct urb *urb;
1508 struct xhci_segment *start_seg;
1509 union xhci_trb *first_trb;
1510 union xhci_trb *last_trb;
1511 struct xhci_segment *bounce_seg;
1512
1513 bool urb_length_set;
1514};
1515
1516
1517#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1518
1519
1520struct xhci_cd {
1521 struct xhci_command *command;
1522 union xhci_trb *cmd_trb;
1523};
1524
1525struct xhci_dequeue_state {
1526 struct xhci_segment *new_deq_seg;
1527 union xhci_trb *new_deq_ptr;
1528 int new_cycle_state;
1529 unsigned int stream_id;
1530};
1531
1532enum xhci_ring_type {
1533 TYPE_CTRL = 0,
1534 TYPE_ISOC,
1535 TYPE_BULK,
1536 TYPE_INTR,
1537 TYPE_STREAM,
1538 TYPE_COMMAND,
1539 TYPE_EVENT,
1540};
1541
1542static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1543{
1544 switch (type) {
1545 case TYPE_CTRL:
1546 return "CTRL";
1547 case TYPE_ISOC:
1548 return "ISOC";
1549 case TYPE_BULK:
1550 return "BULK";
1551 case TYPE_INTR:
1552 return "INTR";
1553 case TYPE_STREAM:
1554 return "STREAM";
1555 case TYPE_COMMAND:
1556 return "CMD";
1557 case TYPE_EVENT:
1558 return "EVENT";
1559 }
1560
1561 return "UNKNOWN";
1562}
1563
1564struct xhci_ring {
1565 struct xhci_segment *first_seg;
1566 struct xhci_segment *last_seg;
1567 union xhci_trb *enqueue;
1568 struct xhci_segment *enq_seg;
1569 union xhci_trb *dequeue;
1570 struct xhci_segment *deq_seg;
1571 struct list_head td_list;
1572
1573
1574
1575
1576
1577 u32 cycle_state;
1578 unsigned int stream_id;
1579 unsigned int num_segs;
1580 unsigned int num_trbs_free;
1581 unsigned int num_trbs_free_temp;
1582 unsigned int bounce_buf_len;
1583 enum xhci_ring_type type;
1584 bool last_td_was_short;
1585 struct radix_tree_root *trb_address_map;
1586};
1587
1588struct xhci_erst_entry {
1589
1590 __le64 seg_addr;
1591 __le32 seg_size;
1592
1593 __le32 rsvd;
1594};
1595
1596struct xhci_erst {
1597 struct xhci_erst_entry *entries;
1598 unsigned int num_entries;
1599
1600 dma_addr_t erst_dma_addr;
1601
1602 unsigned int erst_size;
1603};
1604
1605struct xhci_scratchpad {
1606 u64 *sp_array;
1607 dma_addr_t sp_dma;
1608 void **sp_buffers;
1609};
1610
1611struct urb_priv {
1612 int num_tds;
1613 int num_tds_done;
1614 struct xhci_td td[0];
1615};
1616
1617
1618
1619
1620
1621
1622#define ERST_NUM_SEGS 1
1623
1624#define ERST_SIZE 64
1625
1626#define ERST_ENTRIES 1
1627
1628#define POLL_TIMEOUT 60
1629
1630#define XHCI_STOP_EP_CMD_TIMEOUT 5
1631
1632
1633struct s3_save {
1634 u32 command;
1635 u32 dev_nt;
1636 u64 dcbaa_ptr;
1637 u32 config_reg;
1638 u32 irq_pending;
1639 u32 irq_control;
1640 u32 erst_size;
1641 u64 erst_base;
1642 u64 erst_dequeue;
1643};
1644
1645
1646struct dev_info {
1647 u32 dev_id;
1648 struct list_head list;
1649};
1650
1651struct xhci_bus_state {
1652 unsigned long bus_suspended;
1653 unsigned long next_statechange;
1654
1655
1656
1657 u32 port_c_suspend;
1658 u32 suspended_ports;
1659 u32 port_remote_wakeup;
1660 unsigned long resume_done[USB_MAXCHILDREN];
1661
1662 unsigned long resuming_ports;
1663
1664 unsigned long rexit_ports;
1665 struct completion rexit_done[USB_MAXCHILDREN];
1666};
1667
1668
1669
1670
1671
1672
1673#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1674
1675static inline unsigned int hcd_index(struct usb_hcd *hcd)
1676{
1677 if (hcd->speed == HCD_USB3)
1678 return 0;
1679 else
1680 return 1;
1681}
1682
1683struct xhci_hub {
1684 u8 maj_rev;
1685 u8 min_rev;
1686 u32 *psi;
1687 u8 psi_count;
1688 u8 psi_uid_count;
1689};
1690
1691
1692struct xhci_hcd {
1693 struct usb_hcd *main_hcd;
1694 struct usb_hcd *shared_hcd;
1695
1696 struct xhci_cap_regs __iomem *cap_regs;
1697 struct xhci_op_regs __iomem *op_regs;
1698 struct xhci_run_regs __iomem *run_regs;
1699 struct xhci_doorbell_array __iomem *dba;
1700
1701 struct xhci_intr_reg __iomem *ir_set;
1702
1703
1704 __u32 hcs_params1;
1705 __u32 hcs_params2;
1706 __u32 hcs_params3;
1707 __u32 hcc_params;
1708 __u32 hcc_params2;
1709
1710 spinlock_t lock;
1711
1712
1713 u8 sbrn;
1714 u16 hci_version;
1715 u8 max_slots;
1716 u8 max_interrupters;
1717 u8 max_ports;
1718 u8 isoc_threshold;
1719 int event_ring_max;
1720
1721 int page_size;
1722
1723 int page_shift;
1724
1725 int msix_count;
1726
1727 struct clk *clk;
1728
1729 struct xhci_device_context_array *dcbaa;
1730 struct xhci_ring *cmd_ring;
1731 unsigned int cmd_ring_state;
1732#define CMD_RING_STATE_RUNNING (1 << 0)
1733#define CMD_RING_STATE_ABORTED (1 << 1)
1734#define CMD_RING_STATE_STOPPED (1 << 2)
1735 struct list_head cmd_list;
1736 unsigned int cmd_ring_reserved_trbs;
1737 struct delayed_work cmd_timer;
1738 struct completion cmd_ring_stop_completion;
1739 struct xhci_command *current_cmd;
1740 struct xhci_ring *event_ring;
1741 struct xhci_erst erst;
1742
1743 struct xhci_scratchpad *scratchpad;
1744
1745 struct list_head lpm_failed_devs;
1746
1747
1748
1749 struct mutex mutex;
1750
1751 struct xhci_command *lpm_command;
1752
1753 struct xhci_virt_device *devs[MAX_HC_SLOTS];
1754
1755 struct xhci_root_port_bw_info *rh_bw;
1756
1757
1758 struct dma_pool *device_pool;
1759 struct dma_pool *segment_pool;
1760 struct dma_pool *small_streams_pool;
1761 struct dma_pool *medium_streams_pool;
1762
1763
1764 unsigned int xhc_state;
1765
1766 u32 command;
1767 struct s3_save s3;
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780#define XHCI_STATE_DYING (1 << 0)
1781#define XHCI_STATE_HALTED (1 << 1)
1782#define XHCI_STATE_REMOVING (1 << 2)
1783 unsigned int quirks;
1784#define XHCI_LINK_TRB_QUIRK (1 << 0)
1785#define XHCI_RESET_EP_QUIRK (1 << 1)
1786#define XHCI_NEC_HOST (1 << 2)
1787#define XHCI_AMD_PLL_FIX (1 << 3)
1788#define XHCI_SPURIOUS_SUCCESS (1 << 4)
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798#define XHCI_EP_LIMIT_QUIRK (1 << 5)
1799#define XHCI_BROKEN_MSI (1 << 6)
1800#define XHCI_RESET_ON_RESUME (1 << 7)
1801#define XHCI_SW_BW_CHECKING (1 << 8)
1802#define XHCI_AMD_0x96_HOST (1 << 9)
1803#define XHCI_TRUST_TX_LENGTH (1 << 10)
1804#define XHCI_LPM_SUPPORT (1 << 11)
1805#define XHCI_INTEL_HOST (1 << 12)
1806#define XHCI_SPURIOUS_REBOOT (1 << 13)
1807#define XHCI_COMP_MODE_QUIRK (1 << 14)
1808#define XHCI_AVOID_BEI (1 << 15)
1809#define XHCI_PLAT (1 << 16)
1810#define XHCI_SLOW_SUSPEND (1 << 17)
1811#define XHCI_SPURIOUS_WAKEUP (1 << 18)
1812
1813#define XHCI_BROKEN_STREAMS (1 << 19)
1814#define XHCI_PME_STUCK_QUIRK (1 << 20)
1815#define XHCI_MTK_HOST (1 << 21)
1816#define XHCI_SSIC_PORT_UNUSED (1 << 22)
1817#define XHCI_NO_64BIT_SUPPORT (1 << 23)
1818#define XHCI_MISSING_CAS (1 << 24)
1819
1820#define XHCI_BROKEN_PORT_PED (1 << 25)
1821#define XHCI_LIMIT_ENDPOINT_INTERVAL_7 (1 << 26)
1822#define XHCI_U2_DISABLE_WAKE (1 << 27)
1823#define XHCI_ASMEDIA_MODIFY_FLOWCONTROL (1 << 28)
1824
1825 unsigned int num_active_eps;
1826 unsigned int limit_active_eps;
1827
1828 struct xhci_bus_state bus_state[2];
1829
1830 u8 *port_array;
1831
1832 __le32 __iomem **usb3_ports;
1833 unsigned int num_usb3_ports;
1834
1835 __le32 __iomem **usb2_ports;
1836 struct xhci_hub usb2_rhub;
1837 struct xhci_hub usb3_rhub;
1838 unsigned int num_usb2_ports;
1839
1840 unsigned sw_lpm_support:1;
1841
1842 unsigned hw_lpm_support:1;
1843
1844 u32 *ext_caps;
1845 unsigned int num_ext_caps;
1846
1847 struct timer_list comp_mode_recovery_timer;
1848 u32 port_status_u0;
1849 u16 test_mode;
1850
1851#define COMP_MODE_RCVRY_MSECS 2000
1852
1853
1854 unsigned long priv[0] __aligned(sizeof(s64));
1855};
1856
1857
1858struct xhci_driver_overrides {
1859 size_t extra_priv_size;
1860 int (*reset)(struct usb_hcd *hcd);
1861 int (*start)(struct usb_hcd *hcd);
1862};
1863
1864#define XHCI_CFC_DELAY 10
1865
1866
1867static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1868{
1869 struct usb_hcd *primary_hcd;
1870
1871 if (usb_hcd_is_primary_hcd(hcd))
1872 primary_hcd = hcd;
1873 else
1874 primary_hcd = hcd->primary_hcd;
1875
1876 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1877}
1878
1879static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1880{
1881 return xhci->main_hcd;
1882}
1883
1884#define xhci_dbg(xhci, fmt, args...) \
1885 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1886#define xhci_err(xhci, fmt, args...) \
1887 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1888#define xhci_warn(xhci, fmt, args...) \
1889 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1890#define xhci_warn_ratelimited(xhci, fmt, args...) \
1891 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1892#define xhci_info(xhci, fmt, args...) \
1893 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1905 __le64 __iomem *regs)
1906{
1907 return lo_hi_readq(regs);
1908}
1909static inline void xhci_write_64(struct xhci_hcd *xhci,
1910 const u64 val, __le64 __iomem *regs)
1911{
1912 lo_hi_writeq(val, regs);
1913}
1914
1915static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1916{
1917 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
1918}
1919
1920
1921void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
1922void xhci_print_registers(struct xhci_hcd *xhci);
1923void xhci_dbg_regs(struct xhci_hcd *xhci);
1924void xhci_print_run_regs(struct xhci_hcd *xhci);
1925void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1926void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
1927char *xhci_get_slot_state(struct xhci_hcd *xhci,
1928 struct xhci_container_ctx *ctx);
1929void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1930 const char *fmt, ...);
1931
1932
1933void xhci_mem_cleanup(struct xhci_hcd *xhci);
1934int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
1935void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1936int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1937int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
1938void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1939 struct usb_device *udev);
1940unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
1941unsigned int xhci_get_endpoint_address(unsigned int ep_index);
1942unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
1943void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
1944void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1945 struct xhci_virt_device *virt_dev,
1946 int old_active_eps);
1947void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1948void xhci_update_bw_info(struct xhci_hcd *xhci,
1949 struct xhci_container_ctx *in_ctx,
1950 struct xhci_input_control_ctx *ctrl_ctx,
1951 struct xhci_virt_device *virt_dev);
1952void xhci_endpoint_copy(struct xhci_hcd *xhci,
1953 struct xhci_container_ctx *in_ctx,
1954 struct xhci_container_ctx *out_ctx,
1955 unsigned int ep_index);
1956void xhci_slot_copy(struct xhci_hcd *xhci,
1957 struct xhci_container_ctx *in_ctx,
1958 struct xhci_container_ctx *out_ctx);
1959int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1960 struct usb_device *udev, struct usb_host_endpoint *ep,
1961 gfp_t mem_flags);
1962void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
1963int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1964 unsigned int num_trbs, gfp_t flags);
1965void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
1966 struct xhci_virt_device *virt_dev,
1967 unsigned int ep_index);
1968struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1969 unsigned int num_stream_ctxs,
1970 unsigned int num_streams,
1971 unsigned int max_packet, gfp_t flags);
1972void xhci_free_stream_info(struct xhci_hcd *xhci,
1973 struct xhci_stream_info *stream_info);
1974void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1975 struct xhci_ep_ctx *ep_ctx,
1976 struct xhci_stream_info *stream_info);
1977void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
1978 struct xhci_virt_ep *ep);
1979void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1980 struct xhci_virt_device *virt_dev, bool drop_control_ep);
1981struct xhci_ring *xhci_dma_to_transfer_ring(
1982 struct xhci_virt_ep *ep,
1983 u64 address);
1984struct xhci_ring *xhci_stream_id_to_ring(
1985 struct xhci_virt_device *dev,
1986 unsigned int ep_index,
1987 unsigned int stream_id);
1988struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
1989 bool allocate_in_ctx, bool allocate_completion,
1990 gfp_t mem_flags);
1991void xhci_urb_free_priv(struct urb_priv *urb_priv);
1992void xhci_free_command(struct xhci_hcd *xhci,
1993 struct xhci_command *command);
1994
1995
1996typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
1997int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
1998void xhci_quiesce(struct xhci_hcd *xhci);
1999int xhci_halt(struct xhci_hcd *xhci);
2000int xhci_start(struct xhci_hcd *xhci);
2001int xhci_reset(struct xhci_hcd *xhci);
2002int xhci_run(struct usb_hcd *hcd);
2003int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
2004void xhci_init_driver(struct hc_driver *drv,
2005 const struct xhci_driver_overrides *over);
2006int xhci_disable_slot(struct xhci_hcd *xhci,
2007 struct xhci_command *command, u32 slot_id);
2008
2009int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
2010int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
2011
2012irqreturn_t xhci_irq(struct usb_hcd *hcd);
2013irqreturn_t xhci_msi_irq(int irq, void *hcd);
2014int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
2015int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2016 struct xhci_virt_device *virt_dev,
2017 struct usb_device *hdev,
2018 struct usb_tt *tt, gfp_t mem_flags);
2019
2020
2021dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
2022struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2023 struct xhci_segment *start_seg, union xhci_trb *start_trb,
2024 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
2025int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
2026void xhci_ring_cmd_db(struct xhci_hcd *xhci);
2027int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2028 u32 trb_type, u32 slot_id);
2029int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2030 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2031int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
2032 u32 field1, u32 field2, u32 field3, u32 field4);
2033int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2034 int slot_id, unsigned int ep_index, int suspend);
2035int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2036 int slot_id, unsigned int ep_index);
2037int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2038 int slot_id, unsigned int ep_index);
2039int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2040 int slot_id, unsigned int ep_index);
2041int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2042 struct urb *urb, int slot_id, unsigned int ep_index);
2043int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2044 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2045 bool command_must_succeed);
2046int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2047 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2048int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
2049 int slot_id, unsigned int ep_index,
2050 enum xhci_ep_reset_type reset_type);
2051int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2052 u32 slot_id);
2053void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
2054 unsigned int slot_id, unsigned int ep_index,
2055 unsigned int stream_id, struct xhci_td *cur_td,
2056 struct xhci_dequeue_state *state);
2057void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
2058 unsigned int slot_id, unsigned int ep_index,
2059 struct xhci_dequeue_state *deq_state);
2060void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
2061 unsigned int stream_id, struct xhci_td *td);
2062void xhci_stop_endpoint_command_watchdog(unsigned long arg);
2063void xhci_handle_command_timeout(struct work_struct *work);
2064
2065void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2066 unsigned int ep_index, unsigned int stream_id);
2067void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
2068
2069
2070void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2071 int port_id, u32 link_state);
2072void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2073 int port_id, u32 port_bit);
2074int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2075 char *buf, u16 wLength);
2076int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
2077int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
2078void xhci_hc_died(struct xhci_hcd *xhci);
2079
2080#ifdef CONFIG_PM
2081int xhci_bus_suspend(struct usb_hcd *hcd);
2082int xhci_bus_resume(struct usb_hcd *hcd);
2083#else
2084#define xhci_bus_suspend NULL
2085#define xhci_bus_resume NULL
2086#endif
2087
2088u32 xhci_port_state_to_neutral(u32 state);
2089int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2090 u16 port);
2091void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
2092
2093
2094struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
2095struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2096struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2097
2098struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2099 unsigned int slot_id, unsigned int ep_index,
2100 unsigned int stream_id);
2101static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2102 struct urb *urb)
2103{
2104 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2105 xhci_get_endpoint_index(&urb->ep->desc),
2106 urb->stream_id);
2107}
2108
2109static inline char *xhci_slot_state_string(u32 state)
2110{
2111 switch (state) {
2112 case SLOT_STATE_ENABLED:
2113 return "enabled/disabled";
2114 case SLOT_STATE_DEFAULT:
2115 return "default";
2116 case SLOT_STATE_ADDRESSED:
2117 return "addressed";
2118 case SLOT_STATE_CONFIGURED:
2119 return "configured";
2120 default:
2121 return "reserved";
2122 }
2123}
2124
2125static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2,
2126 u32 field3)
2127{
2128 static char str[256];
2129 int type = TRB_FIELD_TO_TYPE(field3);
2130
2131 switch (type) {
2132 case TRB_LINK:
2133 sprintf(str,
2134 "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2135 field1, field0, GET_INTR_TARGET(field2),
2136 xhci_trb_type_string(type),
2137 field3 & TRB_IOC ? 'I' : 'i',
2138 field3 & TRB_CHAIN ? 'C' : 'c',
2139 field3 & TRB_TC ? 'T' : 't',
2140 field3 & TRB_CYCLE ? 'C' : 'c');
2141 break;
2142 case TRB_TRANSFER:
2143 case TRB_COMPLETION:
2144 case TRB_PORT_STATUS:
2145 case TRB_BANDWIDTH_EVENT:
2146 case TRB_DOORBELL:
2147 case TRB_HC_EVENT:
2148 case TRB_DEV_NOTE:
2149 case TRB_MFINDEX_WRAP:
2150 sprintf(str,
2151 "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2152 field1, field0,
2153 xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2154 EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2155
2156 TRB_TO_EP_INDEX(field3) + 1,
2157 xhci_trb_type_string(type),
2158 field3 & EVENT_DATA ? 'E' : 'e',
2159 field3 & TRB_CYCLE ? 'C' : 'c');
2160
2161 break;
2162 case TRB_SETUP:
2163 sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2164 field0 & 0xff,
2165 (field0 & 0xff00) >> 8,
2166 (field0 & 0xff000000) >> 24,
2167 (field0 & 0xff0000) >> 16,
2168 (field1 & 0xff00) >> 8,
2169 field1 & 0xff,
2170 (field1 & 0xff000000) >> 16 |
2171 (field1 & 0xff0000) >> 16,
2172 TRB_LEN(field2), GET_TD_SIZE(field2),
2173 GET_INTR_TARGET(field2),
2174 xhci_trb_type_string(type),
2175 field3 & TRB_IDT ? 'I' : 'i',
2176 field3 & TRB_IOC ? 'I' : 'i',
2177 field3 & TRB_CYCLE ? 'C' : 'c');
2178 break;
2179 case TRB_DATA:
2180 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2181 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2182 GET_INTR_TARGET(field2),
2183 xhci_trb_type_string(type),
2184 field3 & TRB_IDT ? 'I' : 'i',
2185 field3 & TRB_IOC ? 'I' : 'i',
2186 field3 & TRB_CHAIN ? 'C' : 'c',
2187 field3 & TRB_NO_SNOOP ? 'S' : 's',
2188 field3 & TRB_ISP ? 'I' : 'i',
2189 field3 & TRB_ENT ? 'E' : 'e',
2190 field3 & TRB_CYCLE ? 'C' : 'c');
2191 break;
2192 case TRB_STATUS:
2193 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2194 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2195 GET_INTR_TARGET(field2),
2196 xhci_trb_type_string(type),
2197 field3 & TRB_IOC ? 'I' : 'i',
2198 field3 & TRB_CHAIN ? 'C' : 'c',
2199 field3 & TRB_ENT ? 'E' : 'e',
2200 field3 & TRB_CYCLE ? 'C' : 'c');
2201 break;
2202 case TRB_NORMAL:
2203 case TRB_ISOC:
2204 case TRB_EVENT_DATA:
2205 case TRB_TR_NOOP:
2206 sprintf(str,
2207 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2208 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2209 GET_INTR_TARGET(field2),
2210 xhci_trb_type_string(type),
2211 field3 & TRB_BEI ? 'B' : 'b',
2212 field3 & TRB_IDT ? 'I' : 'i',
2213 field3 & TRB_IOC ? 'I' : 'i',
2214 field3 & TRB_CHAIN ? 'C' : 'c',
2215 field3 & TRB_NO_SNOOP ? 'S' : 's',
2216 field3 & TRB_ISP ? 'I' : 'i',
2217 field3 & TRB_ENT ? 'E' : 'e',
2218 field3 & TRB_CYCLE ? 'C' : 'c');
2219 break;
2220
2221 case TRB_CMD_NOOP:
2222 case TRB_ENABLE_SLOT:
2223 sprintf(str,
2224 "%s: flags %c",
2225 xhci_trb_type_string(type),
2226 field3 & TRB_CYCLE ? 'C' : 'c');
2227 break;
2228 case TRB_DISABLE_SLOT:
2229 case TRB_NEG_BANDWIDTH:
2230 sprintf(str,
2231 "%s: slot %d flags %c",
2232 xhci_trb_type_string(type),
2233 TRB_TO_SLOT_ID(field3),
2234 field3 & TRB_CYCLE ? 'C' : 'c');
2235 break;
2236 case TRB_ADDR_DEV:
2237 sprintf(str,
2238 "%s: ctx %08x%08x slot %d flags %c:%c",
2239 xhci_trb_type_string(type),
2240 field1, field0,
2241 TRB_TO_SLOT_ID(field3),
2242 field3 & TRB_BSR ? 'B' : 'b',
2243 field3 & TRB_CYCLE ? 'C' : 'c');
2244 break;
2245 case TRB_CONFIG_EP:
2246 sprintf(str,
2247 "%s: ctx %08x%08x slot %d flags %c:%c",
2248 xhci_trb_type_string(type),
2249 field1, field0,
2250 TRB_TO_SLOT_ID(field3),
2251 field3 & TRB_DC ? 'D' : 'd',
2252 field3 & TRB_CYCLE ? 'C' : 'c');
2253 break;
2254 case TRB_EVAL_CONTEXT:
2255 sprintf(str,
2256 "%s: ctx %08x%08x slot %d flags %c",
2257 xhci_trb_type_string(type),
2258 field1, field0,
2259 TRB_TO_SLOT_ID(field3),
2260 field3 & TRB_CYCLE ? 'C' : 'c');
2261 break;
2262 case TRB_RESET_EP:
2263 sprintf(str,
2264 "%s: ctx %08x%08x slot %d ep %d flags %c",
2265 xhci_trb_type_string(type),
2266 field1, field0,
2267 TRB_TO_SLOT_ID(field3),
2268
2269 TRB_TO_EP_INDEX(field3) + 1,
2270 field3 & TRB_CYCLE ? 'C' : 'c');
2271 break;
2272 case TRB_STOP_RING:
2273 sprintf(str,
2274 "%s: slot %d sp %d ep %d flags %c",
2275 xhci_trb_type_string(type),
2276 TRB_TO_SLOT_ID(field3),
2277 TRB_TO_SUSPEND_PORT(field3),
2278
2279 TRB_TO_EP_INDEX(field3) + 1,
2280 field3 & TRB_CYCLE ? 'C' : 'c');
2281 break;
2282 case TRB_SET_DEQ:
2283 sprintf(str,
2284 "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
2285 xhci_trb_type_string(type),
2286 field1, field0,
2287 TRB_TO_STREAM_ID(field2),
2288 TRB_TO_SLOT_ID(field3),
2289
2290 TRB_TO_EP_INDEX(field3) + 1,
2291 field3 & TRB_CYCLE ? 'C' : 'c');
2292 break;
2293 case TRB_RESET_DEV:
2294 sprintf(str,
2295 "%s: slot %d flags %c",
2296 xhci_trb_type_string(type),
2297 TRB_TO_SLOT_ID(field3),
2298 field3 & TRB_CYCLE ? 'C' : 'c');
2299 break;
2300 case TRB_FORCE_EVENT:
2301 sprintf(str,
2302 "%s: event %08x%08x vf intr %d vf id %d flags %c",
2303 xhci_trb_type_string(type),
2304 field1, field0,
2305 TRB_TO_VF_INTR_TARGET(field2),
2306 TRB_TO_VF_ID(field3),
2307 field3 & TRB_CYCLE ? 'C' : 'c');
2308 break;
2309 case TRB_SET_LT:
2310 sprintf(str,
2311 "%s: belt %d flags %c",
2312 xhci_trb_type_string(type),
2313 TRB_TO_BELT(field3),
2314 field3 & TRB_CYCLE ? 'C' : 'c');
2315 break;
2316 case TRB_GET_BW:
2317 sprintf(str,
2318 "%s: ctx %08x%08x slot %d speed %d flags %c",
2319 xhci_trb_type_string(type),
2320 field1, field0,
2321 TRB_TO_SLOT_ID(field3),
2322 TRB_TO_DEV_SPEED(field3),
2323 field3 & TRB_CYCLE ? 'C' : 'c');
2324 break;
2325 case TRB_FORCE_HEADER:
2326 sprintf(str,
2327 "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
2328 xhci_trb_type_string(type),
2329 field2, field1, field0 & 0xffffffe0,
2330 TRB_TO_PACKET_TYPE(field0),
2331 TRB_TO_ROOTHUB_PORT(field3),
2332 field3 & TRB_CYCLE ? 'C' : 'c');
2333 break;
2334 default:
2335 sprintf(str,
2336 "type '%s' -> raw %08x %08x %08x %08x",
2337 xhci_trb_type_string(type),
2338 field0, field1, field2, field3);
2339 }
2340
2341 return str;
2342}
2343
2344static inline const char *xhci_decode_slot_context(u32 info, u32 info2,
2345 u32 tt_info, u32 state)
2346{
2347 static char str[1024];
2348 u32 speed;
2349 u32 hub;
2350 u32 mtt;
2351 int ret = 0;
2352
2353 speed = info & DEV_SPEED;
2354 hub = info & DEV_HUB;
2355 mtt = info & DEV_MTT;
2356
2357 ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2358 info & ROUTE_STRING_MASK,
2359 ({ char *s;
2360 switch (speed) {
2361 case SLOT_SPEED_FS:
2362 s = "full-speed";
2363 break;
2364 case SLOT_SPEED_LS:
2365 s = "low-speed";
2366 break;
2367 case SLOT_SPEED_HS:
2368 s = "high-speed";
2369 break;
2370 case SLOT_SPEED_SS:
2371 s = "super-speed";
2372 break;
2373 case SLOT_SPEED_SSP:
2374 s = "super-speed plus";
2375 break;
2376 default:
2377 s = "UNKNOWN speed";
2378 } s; }),
2379 mtt ? " multi-TT" : "",
2380 hub ? " Hub" : "",
2381 (info & LAST_CTX_MASK) >> 27,
2382 info2 & MAX_EXIT,
2383 DEVINFO_TO_ROOT_HUB_PORT(info2),
2384 DEVINFO_TO_MAX_PORTS(info2));
2385
2386 ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2387 tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2388 GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2389 state & DEV_ADDR_MASK,
2390 xhci_slot_state_string(GET_SLOT_STATE(state)));
2391
2392 return str;
2393}
2394
2395static inline const char *xhci_ep_state_string(u8 state)
2396{
2397 switch (state) {
2398 case EP_STATE_DISABLED:
2399 return "disabled";
2400 case EP_STATE_RUNNING:
2401 return "running";
2402 case EP_STATE_HALTED:
2403 return "halted";
2404 case EP_STATE_STOPPED:
2405 return "stopped";
2406 case EP_STATE_ERROR:
2407 return "error";
2408 default:
2409 return "INVALID";
2410 }
2411}
2412
2413static inline const char *xhci_ep_type_string(u8 type)
2414{
2415 switch (type) {
2416 case ISOC_OUT_EP:
2417 return "Isoc OUT";
2418 case BULK_OUT_EP:
2419 return "Bulk OUT";
2420 case INT_OUT_EP:
2421 return "Int OUT";
2422 case CTRL_EP:
2423 return "Ctrl";
2424 case ISOC_IN_EP:
2425 return "Isoc IN";
2426 case BULK_IN_EP:
2427 return "Bulk IN";
2428 case INT_IN_EP:
2429 return "Int IN";
2430 default:
2431 return "INVALID";
2432 }
2433}
2434
2435static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq,
2436 u32 tx_info)
2437{
2438 static char str[1024];
2439 int ret;
2440
2441 u32 esit;
2442 u16 maxp;
2443 u16 avg;
2444
2445 u8 max_pstr;
2446 u8 ep_state;
2447 u8 interval;
2448 u8 ep_type;
2449 u8 burst;
2450 u8 cerr;
2451 u8 mult;
2452 u8 lsa;
2453 u8 hid;
2454
2455 esit = EP_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2456 EP_MAX_ESIT_PAYLOAD_LO(tx_info);
2457
2458 ep_state = info & EP_STATE_MASK;
2459 max_pstr = info & EP_MAXPSTREAMS_MASK;
2460 interval = CTX_TO_EP_INTERVAL(info);
2461 mult = CTX_TO_EP_MULT(info) + 1;
2462 lsa = info & EP_HAS_LSA;
2463
2464 cerr = (info2 & (3 << 1)) >> 1;
2465 ep_type = CTX_TO_EP_TYPE(info2);
2466 hid = info2 & (1 << 7);
2467 burst = CTX_TO_MAX_BURST(info2);
2468 maxp = MAX_PACKET_DECODED(info2);
2469
2470 avg = EP_AVG_TRB_LENGTH(tx_info);
2471
2472 ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2473 xhci_ep_state_string(ep_state), mult,
2474 max_pstr, lsa ? "LSA " : "");
2475
2476 ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2477 (1 << interval) * 125, esit, cerr);
2478
2479 ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2480 xhci_ep_type_string(ep_type), hid ? "HID" : "",
2481 burst, maxp, deq);
2482
2483 ret += sprintf(str + ret, "avg trb len %d", avg);
2484
2485 return str;
2486}
2487
2488#endif
2489