1
2
3
4
5
6
7
8
9
10
11
12
13#include <linux/clk.h>
14#include <linux/init.h>
15#include <linux/module.h>
16#include <linux/slab.h>
17#include <linux/i2c.h>
18#include <linux/delay.h>
19#include <linux/videodev2.h>
20#include <linux/gpio.h>
21#include <linux/gpio/consumer.h>
22#include <media/v4l2-device.h>
23#include <media/v4l2-ctrls.h>
24#include <media/v4l2-mediabus.h>
25#include <media/v4l2-image-sizes.h>
26#include <media/i2c/ov7670.h>
27
28MODULE_AUTHOR("Jonathan Corbet <corbet@lwn.net>");
29MODULE_DESCRIPTION("A low-level driver for OmniVision ov7670 sensors");
30MODULE_LICENSE("GPL");
31
32static bool debug;
33module_param(debug, bool, 0644);
34MODULE_PARM_DESC(debug, "Debug level (0-1)");
35
36
37
38
39#define OV7670_I2C_ADDR 0x42
40
41#define PLL_FACTOR 4
42
43
44#define REG_GAIN 0x00
45#define REG_BLUE 0x01
46#define REG_RED 0x02
47#define REG_VREF 0x03
48#define REG_COM1 0x04
49#define COM1_CCIR656 0x40
50#define REG_BAVE 0x05
51#define REG_GbAVE 0x06
52#define REG_AECHH 0x07
53#define REG_RAVE 0x08
54#define REG_COM2 0x09
55#define COM2_SSLEEP 0x10
56#define REG_PID 0x0a
57#define REG_VER 0x0b
58#define REG_COM3 0x0c
59#define COM3_SWAP 0x40
60#define COM3_SCALEEN 0x08
61#define COM3_DCWEN 0x04
62#define REG_COM4 0x0d
63#define REG_COM5 0x0e
64#define REG_COM6 0x0f
65#define REG_AECH 0x10
66#define REG_CLKRC 0x11
67#define CLK_EXT 0x40
68#define CLK_SCALE 0x3f
69#define REG_COM7 0x12
70#define COM7_RESET 0x80
71#define COM7_FMT_MASK 0x38
72#define COM7_FMT_VGA 0x00
73#define COM7_FMT_CIF 0x20
74#define COM7_FMT_QVGA 0x10
75#define COM7_FMT_QCIF 0x08
76#define COM7_RGB 0x04
77#define COM7_YUV 0x00
78#define COM7_BAYER 0x01
79#define COM7_PBAYER 0x05
80#define REG_COM8 0x13
81#define COM8_FASTAEC 0x80
82#define COM8_AECSTEP 0x40
83#define COM8_BFILT 0x20
84#define COM8_AGC 0x04
85#define COM8_AWB 0x02
86#define COM8_AEC 0x01
87#define REG_COM9 0x14
88#define REG_COM10 0x15
89#define COM10_HSYNC 0x40
90#define COM10_PCLK_HB 0x20
91#define COM10_HREF_REV 0x08
92#define COM10_VS_LEAD 0x04
93#define COM10_VS_NEG 0x02
94#define COM10_HS_NEG 0x01
95#define REG_HSTART 0x17
96#define REG_HSTOP 0x18
97#define REG_VSTART 0x19
98#define REG_VSTOP 0x1a
99#define REG_PSHFT 0x1b
100#define REG_MIDH 0x1c
101#define REG_MIDL 0x1d
102#define REG_MVFP 0x1e
103#define MVFP_MIRROR 0x20
104#define MVFP_FLIP 0x10
105
106#define REG_AEW 0x24
107#define REG_AEB 0x25
108#define REG_VPT 0x26
109#define REG_HSYST 0x30
110#define REG_HSYEN 0x31
111#define REG_HREF 0x32
112#define REG_TSLB 0x3a
113#define TSLB_YLAST 0x04
114#define REG_COM11 0x3b
115#define COM11_NIGHT 0x80
116#define COM11_NMFR 0x60
117#define COM11_HZAUTO 0x10
118#define COM11_50HZ 0x08
119#define COM11_EXP 0x02
120#define REG_COM12 0x3c
121#define COM12_HREF 0x80
122#define REG_COM13 0x3d
123#define COM13_GAMMA 0x80
124#define COM13_UVSAT 0x40
125#define COM13_UVSWAP 0x01
126#define REG_COM14 0x3e
127#define COM14_DCWEN 0x10
128#define REG_EDGE 0x3f
129#define REG_COM15 0x40
130#define COM15_R10F0 0x00
131#define COM15_R01FE 0x80
132#define COM15_R00FF 0xc0
133#define COM15_RGB565 0x10
134#define COM15_RGB555 0x30
135#define REG_COM16 0x41
136#define COM16_AWBGAIN 0x08
137#define REG_COM17 0x42
138#define COM17_AECWIN 0xc0
139#define COM17_CBAR 0x08
140
141
142
143
144
145
146
147
148
149
150#define REG_CMATRIX_BASE 0x4f
151#define CMATRIX_LEN 6
152#define REG_CMATRIX_SIGN 0x58
153
154
155#define REG_BRIGHT 0x55
156#define REG_CONTRAS 0x56
157
158#define REG_GFIX 0x69
159
160#define REG_DBLV 0x6b
161#define DBLV_BYPASS 0x00
162#define DBLV_X4 0x01
163#define DBLV_X6 0x10
164#define DBLV_X8 0x11
165
166#define REG_REG76 0x76
167#define R76_BLKPCOR 0x80
168#define R76_WHTPCOR 0x40
169
170#define REG_RGB444 0x8c
171#define R444_ENABLE 0x02
172#define R444_RGBX 0x01
173
174#define REG_HAECC1 0x9f
175#define REG_HAECC2 0xa0
176
177#define REG_BD50MAX 0xa5
178#define REG_HAECC3 0xa6
179#define REG_HAECC4 0xa7
180#define REG_HAECC5 0xa8
181#define REG_HAECC6 0xa9
182#define REG_HAECC7 0xaa
183#define REG_BD60MAX 0xab
184
185enum ov7670_model {
186 MODEL_OV7670 = 0,
187 MODEL_OV7675,
188};
189
190struct ov7670_win_size {
191 int width;
192 int height;
193 unsigned char com7_bit;
194 int hstart;
195 int hstop;
196 int vstart;
197 int vstop;
198 struct regval_list *regs;
199};
200
201struct ov7670_devtype {
202
203 struct ov7670_win_size *win_sizes;
204 unsigned int n_win_sizes;
205
206 int (*set_framerate)(struct v4l2_subdev *, struct v4l2_fract *);
207 void (*get_framerate)(struct v4l2_subdev *, struct v4l2_fract *);
208};
209
210
211
212
213struct ov7670_format_struct;
214struct ov7670_info {
215 struct v4l2_subdev sd;
216 struct v4l2_ctrl_handler hdl;
217 struct {
218
219 struct v4l2_ctrl *auto_gain;
220 struct v4l2_ctrl *gain;
221 };
222 struct {
223
224 struct v4l2_ctrl *auto_exposure;
225 struct v4l2_ctrl *exposure;
226 };
227 struct {
228
229 struct v4l2_ctrl *saturation;
230 struct v4l2_ctrl *hue;
231 };
232 struct ov7670_format_struct *fmt;
233 struct clk *clk;
234 struct gpio_desc *resetb_gpio;
235 struct gpio_desc *pwdn_gpio;
236 int min_width;
237 int min_height;
238 int clock_speed;
239 u8 clkrc;
240 bool use_smbus;
241 bool pll_bypass;
242 bool pclk_hb_disable;
243 const struct ov7670_devtype *devtype;
244};
245
246static inline struct ov7670_info *to_state(struct v4l2_subdev *sd)
247{
248 return container_of(sd, struct ov7670_info, sd);
249}
250
251static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
252{
253 return &container_of(ctrl->handler, struct ov7670_info, hdl)->sd;
254}
255
256
257
258
259
260
261
262
263
264
265
266struct regval_list {
267 unsigned char reg_num;
268 unsigned char value;
269};
270
271static struct regval_list ov7670_default_regs[] = {
272 { REG_COM7, COM7_RESET },
273
274
275
276
277
278 { REG_CLKRC, 0x1 },
279 { REG_TSLB, 0x04 },
280 { REG_COM7, 0 },
281
282
283
284
285 { REG_HSTART, 0x13 }, { REG_HSTOP, 0x01 },
286 { REG_HREF, 0xb6 }, { REG_VSTART, 0x02 },
287 { REG_VSTOP, 0x7a }, { REG_VREF, 0x0a },
288
289 { REG_COM3, 0 }, { REG_COM14, 0 },
290
291 { 0x70, 0x3a }, { 0x71, 0x35 },
292 { 0x72, 0x11 }, { 0x73, 0xf0 },
293 { 0xa2, 0x02 }, { REG_COM10, 0x0 },
294
295
296 { 0x7a, 0x20 }, { 0x7b, 0x10 },
297 { 0x7c, 0x1e }, { 0x7d, 0x35 },
298 { 0x7e, 0x5a }, { 0x7f, 0x69 },
299 { 0x80, 0x76 }, { 0x81, 0x80 },
300 { 0x82, 0x88 }, { 0x83, 0x8f },
301 { 0x84, 0x96 }, { 0x85, 0xa3 },
302 { 0x86, 0xaf }, { 0x87, 0xc4 },
303 { 0x88, 0xd7 }, { 0x89, 0xe8 },
304
305
306
307 { REG_COM8, COM8_FASTAEC | COM8_AECSTEP | COM8_BFILT },
308 { REG_GAIN, 0 }, { REG_AECH, 0 },
309 { REG_COM4, 0x40 },
310 { REG_COM9, 0x18 },
311 { REG_BD50MAX, 0x05 }, { REG_BD60MAX, 0x07 },
312 { REG_AEW, 0x95 }, { REG_AEB, 0x33 },
313 { REG_VPT, 0xe3 }, { REG_HAECC1, 0x78 },
314 { REG_HAECC2, 0x68 }, { 0xa1, 0x03 },
315 { REG_HAECC3, 0xd8 }, { REG_HAECC4, 0xd8 },
316 { REG_HAECC5, 0xf0 }, { REG_HAECC6, 0x90 },
317 { REG_HAECC7, 0x94 },
318 { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC },
319
320
321 { REG_COM5, 0x61 }, { REG_COM6, 0x4b },
322 { 0x16, 0x02 }, { REG_MVFP, 0x07 },
323 { 0x21, 0x02 }, { 0x22, 0x91 },
324 { 0x29, 0x07 }, { 0x33, 0x0b },
325 { 0x35, 0x0b }, { 0x37, 0x1d },
326 { 0x38, 0x71 }, { 0x39, 0x2a },
327 { REG_COM12, 0x78 }, { 0x4d, 0x40 },
328 { 0x4e, 0x20 }, { REG_GFIX, 0 },
329 { 0x6b, 0x4a }, { 0x74, 0x10 },
330 { 0x8d, 0x4f }, { 0x8e, 0 },
331 { 0x8f, 0 }, { 0x90, 0 },
332 { 0x91, 0 }, { 0x96, 0 },
333 { 0x9a, 0 }, { 0xb0, 0x84 },
334 { 0xb1, 0x0c }, { 0xb2, 0x0e },
335 { 0xb3, 0x82 }, { 0xb8, 0x0a },
336
337
338 { 0x43, 0x0a }, { 0x44, 0xf0 },
339 { 0x45, 0x34 }, { 0x46, 0x58 },
340 { 0x47, 0x28 }, { 0x48, 0x3a },
341 { 0x59, 0x88 }, { 0x5a, 0x88 },
342 { 0x5b, 0x44 }, { 0x5c, 0x67 },
343 { 0x5d, 0x49 }, { 0x5e, 0x0e },
344 { 0x6c, 0x0a }, { 0x6d, 0x55 },
345 { 0x6e, 0x11 }, { 0x6f, 0x9f },
346 { 0x6a, 0x40 }, { REG_BLUE, 0x40 },
347 { REG_RED, 0x60 },
348 { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC|COM8_AWB },
349
350
351 { 0x4f, 0x80 }, { 0x50, 0x80 },
352 { 0x51, 0 }, { 0x52, 0x22 },
353 { 0x53, 0x5e }, { 0x54, 0x80 },
354 { 0x58, 0x9e },
355
356 { REG_COM16, COM16_AWBGAIN }, { REG_EDGE, 0 },
357 { 0x75, 0x05 }, { 0x76, 0xe1 },
358 { 0x4c, 0 }, { 0x77, 0x01 },
359 { REG_COM13, 0xc3 }, { 0x4b, 0x09 },
360 { 0xc9, 0x60 }, { REG_COM16, 0x38 },
361 { 0x56, 0x40 },
362
363 { 0x34, 0x11 }, { REG_COM11, COM11_EXP|COM11_HZAUTO },
364 { 0xa4, 0x88 }, { 0x96, 0 },
365 { 0x97, 0x30 }, { 0x98, 0x20 },
366 { 0x99, 0x30 }, { 0x9a, 0x84 },
367 { 0x9b, 0x29 }, { 0x9c, 0x03 },
368 { 0x9d, 0x4c }, { 0x9e, 0x3f },
369 { 0x78, 0x04 },
370
371
372 { 0x79, 0x01 }, { 0xc8, 0xf0 },
373 { 0x79, 0x0f }, { 0xc8, 0x00 },
374 { 0x79, 0x10 }, { 0xc8, 0x7e },
375 { 0x79, 0x0a }, { 0xc8, 0x80 },
376 { 0x79, 0x0b }, { 0xc8, 0x01 },
377 { 0x79, 0x0c }, { 0xc8, 0x0f },
378 { 0x79, 0x0d }, { 0xc8, 0x20 },
379 { 0x79, 0x09 }, { 0xc8, 0x80 },
380 { 0x79, 0x02 }, { 0xc8, 0xc0 },
381 { 0x79, 0x03 }, { 0xc8, 0x40 },
382 { 0x79, 0x05 }, { 0xc8, 0x30 },
383 { 0x79, 0x26 },
384
385 { 0xff, 0xff },
386};
387
388
389
390
391
392
393
394
395
396
397
398
399static struct regval_list ov7670_fmt_yuv422[] = {
400 { REG_COM7, 0x0 },
401 { REG_RGB444, 0 },
402 { REG_COM1, 0 },
403 { REG_COM15, COM15_R00FF },
404 { REG_COM9, 0x48 },
405 { 0x4f, 0x80 },
406 { 0x50, 0x80 },
407 { 0x51, 0 },
408 { 0x52, 0x22 },
409 { 0x53, 0x5e },
410 { 0x54, 0x80 },
411 { REG_COM13, COM13_GAMMA|COM13_UVSAT },
412 { 0xff, 0xff },
413};
414
415static struct regval_list ov7670_fmt_rgb565[] = {
416 { REG_COM7, COM7_RGB },
417 { REG_RGB444, 0 },
418 { REG_COM1, 0x0 },
419 { REG_COM15, COM15_RGB565 },
420 { REG_COM9, 0x38 },
421 { 0x4f, 0xb3 },
422 { 0x50, 0xb3 },
423 { 0x51, 0 },
424 { 0x52, 0x3d },
425 { 0x53, 0xa7 },
426 { 0x54, 0xe4 },
427 { REG_COM13, COM13_GAMMA|COM13_UVSAT },
428 { 0xff, 0xff },
429};
430
431static struct regval_list ov7670_fmt_rgb444[] = {
432 { REG_COM7, COM7_RGB },
433 { REG_RGB444, R444_ENABLE },
434 { REG_COM1, 0x0 },
435 { REG_COM15, COM15_R01FE|COM15_RGB565 },
436 { REG_COM9, 0x38 },
437 { 0x4f, 0xb3 },
438 { 0x50, 0xb3 },
439 { 0x51, 0 },
440 { 0x52, 0x3d },
441 { 0x53, 0xa7 },
442 { 0x54, 0xe4 },
443 { REG_COM13, COM13_GAMMA|COM13_UVSAT|0x2 },
444 { 0xff, 0xff },
445};
446
447static struct regval_list ov7670_fmt_raw[] = {
448 { REG_COM7, COM7_BAYER },
449 { REG_COM13, 0x08 },
450 { REG_COM16, 0x3d },
451 { REG_REG76, 0xe1 },
452 { 0xff, 0xff },
453};
454
455
456
457
458
459
460
461
462
463
464
465static int ov7670_read_smbus(struct v4l2_subdev *sd, unsigned char reg,
466 unsigned char *value)
467{
468 struct i2c_client *client = v4l2_get_subdevdata(sd);
469 int ret;
470
471 ret = i2c_smbus_read_byte_data(client, reg);
472 if (ret >= 0) {
473 *value = (unsigned char)ret;
474 ret = 0;
475 }
476 return ret;
477}
478
479
480static int ov7670_write_smbus(struct v4l2_subdev *sd, unsigned char reg,
481 unsigned char value)
482{
483 struct i2c_client *client = v4l2_get_subdevdata(sd);
484 int ret = i2c_smbus_write_byte_data(client, reg, value);
485
486 if (reg == REG_COM7 && (value & COM7_RESET))
487 msleep(5);
488 return ret;
489}
490
491
492
493
494static int ov7670_read_i2c(struct v4l2_subdev *sd, unsigned char reg,
495 unsigned char *value)
496{
497 struct i2c_client *client = v4l2_get_subdevdata(sd);
498 u8 data = reg;
499 struct i2c_msg msg;
500 int ret;
501
502
503
504
505 msg.addr = client->addr;
506 msg.flags = 0;
507 msg.len = 1;
508 msg.buf = &data;
509 ret = i2c_transfer(client->adapter, &msg, 1);
510 if (ret < 0) {
511 printk(KERN_ERR "Error %d on register write\n", ret);
512 return ret;
513 }
514
515
516
517 msg.flags = I2C_M_RD;
518 ret = i2c_transfer(client->adapter, &msg, 1);
519 if (ret >= 0) {
520 *value = data;
521 ret = 0;
522 }
523 return ret;
524}
525
526
527static int ov7670_write_i2c(struct v4l2_subdev *sd, unsigned char reg,
528 unsigned char value)
529{
530 struct i2c_client *client = v4l2_get_subdevdata(sd);
531 struct i2c_msg msg;
532 unsigned char data[2] = { reg, value };
533 int ret;
534
535 msg.addr = client->addr;
536 msg.flags = 0;
537 msg.len = 2;
538 msg.buf = data;
539 ret = i2c_transfer(client->adapter, &msg, 1);
540 if (ret > 0)
541 ret = 0;
542 if (reg == REG_COM7 && (value & COM7_RESET))
543 msleep(5);
544 return ret;
545}
546
547static int ov7670_read(struct v4l2_subdev *sd, unsigned char reg,
548 unsigned char *value)
549{
550 struct ov7670_info *info = to_state(sd);
551 if (info->use_smbus)
552 return ov7670_read_smbus(sd, reg, value);
553 else
554 return ov7670_read_i2c(sd, reg, value);
555}
556
557static int ov7670_write(struct v4l2_subdev *sd, unsigned char reg,
558 unsigned char value)
559{
560 struct ov7670_info *info = to_state(sd);
561 if (info->use_smbus)
562 return ov7670_write_smbus(sd, reg, value);
563 else
564 return ov7670_write_i2c(sd, reg, value);
565}
566
567
568
569
570static int ov7670_write_array(struct v4l2_subdev *sd, struct regval_list *vals)
571{
572 while (vals->reg_num != 0xff || vals->value != 0xff) {
573 int ret = ov7670_write(sd, vals->reg_num, vals->value);
574 if (ret < 0)
575 return ret;
576 vals++;
577 }
578 return 0;
579}
580
581
582
583
584
585static int ov7670_reset(struct v4l2_subdev *sd, u32 val)
586{
587 ov7670_write(sd, REG_COM7, COM7_RESET);
588 msleep(1);
589 return 0;
590}
591
592
593static int ov7670_init(struct v4l2_subdev *sd, u32 val)
594{
595 return ov7670_write_array(sd, ov7670_default_regs);
596}
597
598static int ov7670_detect(struct v4l2_subdev *sd)
599{
600 unsigned char v;
601 int ret;
602
603 ret = ov7670_init(sd, 0);
604 if (ret < 0)
605 return ret;
606 ret = ov7670_read(sd, REG_MIDH, &v);
607 if (ret < 0)
608 return ret;
609 if (v != 0x7f)
610 return -ENODEV;
611 ret = ov7670_read(sd, REG_MIDL, &v);
612 if (ret < 0)
613 return ret;
614 if (v != 0xa2)
615 return -ENODEV;
616
617
618
619 ret = ov7670_read(sd, REG_PID, &v);
620 if (ret < 0)
621 return ret;
622 if (v != 0x76)
623 return -ENODEV;
624 ret = ov7670_read(sd, REG_VER, &v);
625 if (ret < 0)
626 return ret;
627 if (v != 0x73)
628 return -ENODEV;
629 return 0;
630}
631
632
633
634
635
636
637
638static struct ov7670_format_struct {
639 u32 mbus_code;
640 enum v4l2_colorspace colorspace;
641 struct regval_list *regs;
642 int cmatrix[CMATRIX_LEN];
643} ov7670_formats[] = {
644 {
645 .mbus_code = MEDIA_BUS_FMT_YUYV8_2X8,
646 .colorspace = V4L2_COLORSPACE_SRGB,
647 .regs = ov7670_fmt_yuv422,
648 .cmatrix = { 128, -128, 0, -34, -94, 128 },
649 },
650 {
651 .mbus_code = MEDIA_BUS_FMT_RGB444_2X8_PADHI_LE,
652 .colorspace = V4L2_COLORSPACE_SRGB,
653 .regs = ov7670_fmt_rgb444,
654 .cmatrix = { 179, -179, 0, -61, -176, 228 },
655 },
656 {
657 .mbus_code = MEDIA_BUS_FMT_RGB565_2X8_LE,
658 .colorspace = V4L2_COLORSPACE_SRGB,
659 .regs = ov7670_fmt_rgb565,
660 .cmatrix = { 179, -179, 0, -61, -176, 228 },
661 },
662 {
663 .mbus_code = MEDIA_BUS_FMT_SBGGR8_1X8,
664 .colorspace = V4L2_COLORSPACE_SRGB,
665 .regs = ov7670_fmt_raw,
666 .cmatrix = { 0, 0, 0, 0, 0, 0 },
667 },
668};
669#define N_OV7670_FMTS ARRAY_SIZE(ov7670_formats)
670
671
672
673
674
675
676
677
678
679
680
681
682static struct regval_list ov7670_qcif_regs[] = {
683 { REG_COM3, COM3_SCALEEN|COM3_DCWEN },
684 { REG_COM3, COM3_DCWEN },
685 { REG_COM14, COM14_DCWEN | 0x01},
686 { 0x73, 0xf1 },
687 { 0xa2, 0x52 },
688 { 0x7b, 0x1c },
689 { 0x7c, 0x28 },
690 { 0x7d, 0x3c },
691 { 0x7f, 0x69 },
692 { REG_COM9, 0x38 },
693 { 0xa1, 0x0b },
694 { 0x74, 0x19 },
695 { 0x9a, 0x80 },
696 { 0x43, 0x14 },
697 { REG_COM13, 0xc0 },
698 { 0xff, 0xff },
699};
700
701static struct ov7670_win_size ov7670_win_sizes[] = {
702
703 {
704 .width = VGA_WIDTH,
705 .height = VGA_HEIGHT,
706 .com7_bit = COM7_FMT_VGA,
707 .hstart = 158,
708 .hstop = 14,
709 .vstart = 10,
710 .vstop = 490,
711 .regs = NULL,
712 },
713
714 {
715 .width = CIF_WIDTH,
716 .height = CIF_HEIGHT,
717 .com7_bit = COM7_FMT_CIF,
718 .hstart = 170,
719 .hstop = 90,
720 .vstart = 14,
721 .vstop = 494,
722 .regs = NULL,
723 },
724
725 {
726 .width = QVGA_WIDTH,
727 .height = QVGA_HEIGHT,
728 .com7_bit = COM7_FMT_QVGA,
729 .hstart = 168,
730 .hstop = 24,
731 .vstart = 12,
732 .vstop = 492,
733 .regs = NULL,
734 },
735
736 {
737 .width = QCIF_WIDTH,
738 .height = QCIF_HEIGHT,
739 .com7_bit = COM7_FMT_VGA,
740 .hstart = 456,
741 .hstop = 24,
742 .vstart = 14,
743 .vstop = 494,
744 .regs = ov7670_qcif_regs,
745 }
746};
747
748static struct ov7670_win_size ov7675_win_sizes[] = {
749
750
751
752
753
754 {
755 .width = VGA_WIDTH,
756 .height = VGA_HEIGHT,
757 .com7_bit = COM7_FMT_VGA,
758 .hstart = 158,
759 .hstop = 14,
760 .vstart = 14,
761 .vstop = 494,
762 .regs = NULL,
763 }
764};
765
766static void ov7675_get_framerate(struct v4l2_subdev *sd,
767 struct v4l2_fract *tpf)
768{
769 struct ov7670_info *info = to_state(sd);
770 u32 clkrc = info->clkrc;
771 int pll_factor;
772
773 if (info->pll_bypass)
774 pll_factor = 1;
775 else
776 pll_factor = PLL_FACTOR;
777
778 clkrc++;
779 if (info->fmt->mbus_code == MEDIA_BUS_FMT_SBGGR8_1X8)
780 clkrc = (clkrc >> 1);
781
782 tpf->numerator = 1;
783 tpf->denominator = (5 * pll_factor * info->clock_speed) /
784 (4 * clkrc);
785}
786
787static int ov7675_set_framerate(struct v4l2_subdev *sd,
788 struct v4l2_fract *tpf)
789{
790 struct ov7670_info *info = to_state(sd);
791 u32 clkrc;
792 int pll_factor;
793 int ret;
794
795
796
797
798
799
800
801
802 if (info->pll_bypass) {
803 pll_factor = 1;
804 ret = ov7670_write(sd, REG_DBLV, DBLV_BYPASS);
805 } else {
806 pll_factor = PLL_FACTOR;
807 ret = ov7670_write(sd, REG_DBLV, DBLV_X4);
808 }
809 if (ret < 0)
810 return ret;
811
812 if (tpf->numerator == 0 || tpf->denominator == 0) {
813 clkrc = 0;
814 } else {
815 clkrc = (5 * pll_factor * info->clock_speed * tpf->numerator) /
816 (4 * tpf->denominator);
817 if (info->fmt->mbus_code == MEDIA_BUS_FMT_SBGGR8_1X8)
818 clkrc = (clkrc << 1);
819 clkrc--;
820 }
821
822
823
824
825
826
827 if (clkrc <= 0)
828 clkrc = CLK_EXT;
829 else if (clkrc > CLK_SCALE)
830 clkrc = CLK_SCALE;
831 info->clkrc = clkrc;
832
833
834 ov7675_get_framerate(sd, tpf);
835
836 ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
837 if (ret < 0)
838 return ret;
839
840 return ov7670_write(sd, REG_DBLV, DBLV_X4);
841}
842
843static void ov7670_get_framerate_legacy(struct v4l2_subdev *sd,
844 struct v4l2_fract *tpf)
845{
846 struct ov7670_info *info = to_state(sd);
847
848 tpf->numerator = 1;
849 tpf->denominator = info->clock_speed;
850 if ((info->clkrc & CLK_EXT) == 0 && (info->clkrc & CLK_SCALE) > 1)
851 tpf->denominator /= (info->clkrc & CLK_SCALE);
852}
853
854static int ov7670_set_framerate_legacy(struct v4l2_subdev *sd,
855 struct v4l2_fract *tpf)
856{
857 struct ov7670_info *info = to_state(sd);
858 int div;
859
860 if (tpf->numerator == 0 || tpf->denominator == 0)
861 div = 1;
862 else
863 div = (tpf->numerator * info->clock_speed) / tpf->denominator;
864 if (div == 0)
865 div = 1;
866 else if (div > CLK_SCALE)
867 div = CLK_SCALE;
868 info->clkrc = (info->clkrc & 0x80) | div;
869 tpf->numerator = 1;
870 tpf->denominator = info->clock_speed / div;
871 return ov7670_write(sd, REG_CLKRC, info->clkrc);
872}
873
874
875
876
877static int ov7670_set_hw(struct v4l2_subdev *sd, int hstart, int hstop,
878 int vstart, int vstop)
879{
880 int ret;
881 unsigned char v;
882
883
884
885
886
887 ret = ov7670_write(sd, REG_HSTART, (hstart >> 3) & 0xff);
888 ret += ov7670_write(sd, REG_HSTOP, (hstop >> 3) & 0xff);
889 ret += ov7670_read(sd, REG_HREF, &v);
890 v = (v & 0xc0) | ((hstop & 0x7) << 3) | (hstart & 0x7);
891 msleep(10);
892 ret += ov7670_write(sd, REG_HREF, v);
893
894
895
896 ret += ov7670_write(sd, REG_VSTART, (vstart >> 2) & 0xff);
897 ret += ov7670_write(sd, REG_VSTOP, (vstop >> 2) & 0xff);
898 ret += ov7670_read(sd, REG_VREF, &v);
899 v = (v & 0xf0) | ((vstop & 0x3) << 2) | (vstart & 0x3);
900 msleep(10);
901 ret += ov7670_write(sd, REG_VREF, v);
902 return ret;
903}
904
905
906static int ov7670_enum_mbus_code(struct v4l2_subdev *sd,
907 struct v4l2_subdev_pad_config *cfg,
908 struct v4l2_subdev_mbus_code_enum *code)
909{
910 if (code->pad || code->index >= N_OV7670_FMTS)
911 return -EINVAL;
912
913 code->code = ov7670_formats[code->index].mbus_code;
914 return 0;
915}
916
917static int ov7670_try_fmt_internal(struct v4l2_subdev *sd,
918 struct v4l2_mbus_framefmt *fmt,
919 struct ov7670_format_struct **ret_fmt,
920 struct ov7670_win_size **ret_wsize)
921{
922 int index, i;
923 struct ov7670_win_size *wsize;
924 struct ov7670_info *info = to_state(sd);
925 unsigned int n_win_sizes = info->devtype->n_win_sizes;
926 unsigned int win_sizes_limit = n_win_sizes;
927
928 for (index = 0; index < N_OV7670_FMTS; index++)
929 if (ov7670_formats[index].mbus_code == fmt->code)
930 break;
931 if (index >= N_OV7670_FMTS) {
932
933 index = 0;
934 fmt->code = ov7670_formats[0].mbus_code;
935 }
936 if (ret_fmt != NULL)
937 *ret_fmt = ov7670_formats + index;
938
939
940
941 fmt->field = V4L2_FIELD_NONE;
942
943
944
945
946
947 if (info->min_width || info->min_height)
948 for (i = 0; i < n_win_sizes; i++) {
949 wsize = info->devtype->win_sizes + i;
950
951 if (wsize->width < info->min_width ||
952 wsize->height < info->min_height) {
953 win_sizes_limit = i;
954 break;
955 }
956 }
957
958
959
960
961 for (wsize = info->devtype->win_sizes;
962 wsize < info->devtype->win_sizes + win_sizes_limit; wsize++)
963 if (fmt->width >= wsize->width && fmt->height >= wsize->height)
964 break;
965 if (wsize >= info->devtype->win_sizes + win_sizes_limit)
966 wsize--;
967 if (ret_wsize != NULL)
968 *ret_wsize = wsize;
969
970
971
972 fmt->width = wsize->width;
973 fmt->height = wsize->height;
974 fmt->colorspace = ov7670_formats[index].colorspace;
975 return 0;
976}
977
978
979
980
981static int ov7670_set_fmt(struct v4l2_subdev *sd,
982 struct v4l2_subdev_pad_config *cfg,
983 struct v4l2_subdev_format *format)
984{
985 struct ov7670_format_struct *ovfmt;
986 struct ov7670_win_size *wsize;
987 struct ov7670_info *info = to_state(sd);
988 unsigned char com7;
989 int ret;
990
991 if (format->pad)
992 return -EINVAL;
993
994 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
995 ret = ov7670_try_fmt_internal(sd, &format->format, NULL, NULL);
996 if (ret)
997 return ret;
998 cfg->try_fmt = format->format;
999 return 0;
1000 }
1001
1002 ret = ov7670_try_fmt_internal(sd, &format->format, &ovfmt, &wsize);
1003
1004 if (ret)
1005 return ret;
1006
1007
1008
1009
1010
1011
1012 com7 = ovfmt->regs[0].value;
1013 com7 |= wsize->com7_bit;
1014 ov7670_write(sd, REG_COM7, com7);
1015
1016
1017
1018 ov7670_write_array(sd, ovfmt->regs + 1);
1019 ov7670_set_hw(sd, wsize->hstart, wsize->hstop, wsize->vstart,
1020 wsize->vstop);
1021 ret = 0;
1022 if (wsize->regs)
1023 ret = ov7670_write_array(sd, wsize->regs);
1024 info->fmt = ovfmt;
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036 if (ret == 0)
1037 ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
1038 return 0;
1039}
1040
1041
1042
1043
1044
1045static int ov7670_g_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
1046{
1047 struct v4l2_captureparm *cp = &parms->parm.capture;
1048 struct ov7670_info *info = to_state(sd);
1049
1050 if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
1051 return -EINVAL;
1052
1053 cp->capability = V4L2_CAP_TIMEPERFRAME;
1054 info->devtype->get_framerate(sd, &cp->timeperframe);
1055
1056 return 0;
1057}
1058
1059static int ov7670_s_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
1060{
1061 struct v4l2_captureparm *cp = &parms->parm.capture;
1062 struct v4l2_fract *tpf = &cp->timeperframe;
1063 struct ov7670_info *info = to_state(sd);
1064
1065 if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
1066 return -EINVAL;
1067
1068 cp->capability = V4L2_CAP_TIMEPERFRAME;
1069 return info->devtype->set_framerate(sd, tpf);
1070}
1071
1072
1073
1074
1075
1076
1077
1078
1079static int ov7670_frame_rates[] = { 30, 15, 10, 5, 1 };
1080
1081static int ov7670_enum_frame_interval(struct v4l2_subdev *sd,
1082 struct v4l2_subdev_pad_config *cfg,
1083 struct v4l2_subdev_frame_interval_enum *fie)
1084{
1085 struct ov7670_info *info = to_state(sd);
1086 unsigned int n_win_sizes = info->devtype->n_win_sizes;
1087 int i;
1088
1089 if (fie->pad)
1090 return -EINVAL;
1091 if (fie->index >= ARRAY_SIZE(ov7670_frame_rates))
1092 return -EINVAL;
1093
1094
1095
1096
1097
1098
1099
1100 for (i = 0; i < n_win_sizes; i++) {
1101 struct ov7670_win_size *win = &info->devtype->win_sizes[i];
1102
1103 if (info->min_width && win->width < info->min_width)
1104 continue;
1105 if (info->min_height && win->height < info->min_height)
1106 continue;
1107 if (fie->width == win->width && fie->height == win->height)
1108 break;
1109 }
1110 if (i == n_win_sizes)
1111 return -EINVAL;
1112 fie->interval.numerator = 1;
1113 fie->interval.denominator = ov7670_frame_rates[fie->index];
1114 return 0;
1115}
1116
1117
1118
1119
1120static int ov7670_enum_frame_size(struct v4l2_subdev *sd,
1121 struct v4l2_subdev_pad_config *cfg,
1122 struct v4l2_subdev_frame_size_enum *fse)
1123{
1124 struct ov7670_info *info = to_state(sd);
1125 int i;
1126 int num_valid = -1;
1127 __u32 index = fse->index;
1128 unsigned int n_win_sizes = info->devtype->n_win_sizes;
1129
1130 if (fse->pad)
1131 return -EINVAL;
1132
1133
1134
1135
1136
1137 for (i = 0; i < n_win_sizes; i++) {
1138 struct ov7670_win_size *win = &info->devtype->win_sizes[i];
1139 if (info->min_width && win->width < info->min_width)
1140 continue;
1141 if (info->min_height && win->height < info->min_height)
1142 continue;
1143 if (index == ++num_valid) {
1144 fse->min_width = fse->max_width = win->width;
1145 fse->min_height = fse->max_height = win->height;
1146 return 0;
1147 }
1148 }
1149
1150 return -EINVAL;
1151}
1152
1153
1154
1155
1156
1157static int ov7670_store_cmatrix(struct v4l2_subdev *sd,
1158 int matrix[CMATRIX_LEN])
1159{
1160 int i, ret;
1161 unsigned char signbits = 0;
1162
1163
1164
1165
1166
1167 ret = ov7670_read(sd, REG_CMATRIX_SIGN, &signbits);
1168 signbits &= 0xc0;
1169
1170 for (i = 0; i < CMATRIX_LEN; i++) {
1171 unsigned char raw;
1172
1173 if (matrix[i] < 0) {
1174 signbits |= (1 << i);
1175 if (matrix[i] < -255)
1176 raw = 0xff;
1177 else
1178 raw = (-1 * matrix[i]) & 0xff;
1179 }
1180 else {
1181 if (matrix[i] > 255)
1182 raw = 0xff;
1183 else
1184 raw = matrix[i] & 0xff;
1185 }
1186 ret += ov7670_write(sd, REG_CMATRIX_BASE + i, raw);
1187 }
1188 ret += ov7670_write(sd, REG_CMATRIX_SIGN, signbits);
1189 return ret;
1190}
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202#define SIN_STEP 5
1203static const int ov7670_sin_table[] = {
1204 0, 87, 173, 258, 342, 422,
1205 499, 573, 642, 707, 766, 819,
1206 866, 906, 939, 965, 984, 996,
1207 1000
1208};
1209
1210static int ov7670_sine(int theta)
1211{
1212 int chs = 1;
1213 int sine;
1214
1215 if (theta < 0) {
1216 theta = -theta;
1217 chs = -1;
1218 }
1219 if (theta <= 90)
1220 sine = ov7670_sin_table[theta/SIN_STEP];
1221 else {
1222 theta -= 90;
1223 sine = 1000 - ov7670_sin_table[theta/SIN_STEP];
1224 }
1225 return sine*chs;
1226}
1227
1228static int ov7670_cosine(int theta)
1229{
1230 theta = 90 - theta;
1231 if (theta > 180)
1232 theta -= 360;
1233 else if (theta < -180)
1234 theta += 360;
1235 return ov7670_sine(theta);
1236}
1237
1238
1239
1240
1241static void ov7670_calc_cmatrix(struct ov7670_info *info,
1242 int matrix[CMATRIX_LEN], int sat, int hue)
1243{
1244 int i;
1245
1246
1247
1248 for (i = 0; i < CMATRIX_LEN; i++)
1249 matrix[i] = (info->fmt->cmatrix[i] * sat) >> 7;
1250
1251
1252
1253 if (hue != 0) {
1254 int sinth, costh, tmpmatrix[CMATRIX_LEN];
1255
1256 memcpy(tmpmatrix, matrix, CMATRIX_LEN*sizeof(int));
1257 sinth = ov7670_sine(hue);
1258 costh = ov7670_cosine(hue);
1259
1260 matrix[0] = (matrix[3]*sinth + matrix[0]*costh)/1000;
1261 matrix[1] = (matrix[4]*sinth + matrix[1]*costh)/1000;
1262 matrix[2] = (matrix[5]*sinth + matrix[2]*costh)/1000;
1263 matrix[3] = (matrix[3]*costh - matrix[0]*sinth)/1000;
1264 matrix[4] = (matrix[4]*costh - matrix[1]*sinth)/1000;
1265 matrix[5] = (matrix[5]*costh - matrix[2]*sinth)/1000;
1266 }
1267}
1268
1269
1270
1271static int ov7670_s_sat_hue(struct v4l2_subdev *sd, int sat, int hue)
1272{
1273 struct ov7670_info *info = to_state(sd);
1274 int matrix[CMATRIX_LEN];
1275 int ret;
1276
1277 ov7670_calc_cmatrix(info, matrix, sat, hue);
1278 ret = ov7670_store_cmatrix(sd, matrix);
1279 return ret;
1280}
1281
1282
1283
1284
1285
1286
1287static unsigned char ov7670_abs_to_sm(unsigned char v)
1288{
1289 if (v > 127)
1290 return v & 0x7f;
1291 return (128 - v) | 0x80;
1292}
1293
1294static int ov7670_s_brightness(struct v4l2_subdev *sd, int value)
1295{
1296 unsigned char com8 = 0, v;
1297 int ret;
1298
1299 ov7670_read(sd, REG_COM8, &com8);
1300 com8 &= ~COM8_AEC;
1301 ov7670_write(sd, REG_COM8, com8);
1302 v = ov7670_abs_to_sm(value);
1303 ret = ov7670_write(sd, REG_BRIGHT, v);
1304 return ret;
1305}
1306
1307static int ov7670_s_contrast(struct v4l2_subdev *sd, int value)
1308{
1309 return ov7670_write(sd, REG_CONTRAS, (unsigned char) value);
1310}
1311
1312static int ov7670_s_hflip(struct v4l2_subdev *sd, int value)
1313{
1314 unsigned char v = 0;
1315 int ret;
1316
1317 ret = ov7670_read(sd, REG_MVFP, &v);
1318 if (value)
1319 v |= MVFP_MIRROR;
1320 else
1321 v &= ~MVFP_MIRROR;
1322 msleep(10);
1323 ret += ov7670_write(sd, REG_MVFP, v);
1324 return ret;
1325}
1326
1327static int ov7670_s_vflip(struct v4l2_subdev *sd, int value)
1328{
1329 unsigned char v = 0;
1330 int ret;
1331
1332 ret = ov7670_read(sd, REG_MVFP, &v);
1333 if (value)
1334 v |= MVFP_FLIP;
1335 else
1336 v &= ~MVFP_FLIP;
1337 msleep(10);
1338 ret += ov7670_write(sd, REG_MVFP, v);
1339 return ret;
1340}
1341
1342
1343
1344
1345
1346
1347
1348static int ov7670_g_gain(struct v4l2_subdev *sd, __s32 *value)
1349{
1350 int ret;
1351 unsigned char gain;
1352
1353 ret = ov7670_read(sd, REG_GAIN, &gain);
1354 *value = gain;
1355 return ret;
1356}
1357
1358static int ov7670_s_gain(struct v4l2_subdev *sd, int value)
1359{
1360 int ret;
1361 unsigned char com8;
1362
1363 ret = ov7670_write(sd, REG_GAIN, value & 0xff);
1364
1365 if (ret == 0) {
1366 ret = ov7670_read(sd, REG_COM8, &com8);
1367 ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AGC);
1368 }
1369 return ret;
1370}
1371
1372
1373
1374
1375static int ov7670_s_autogain(struct v4l2_subdev *sd, int value)
1376{
1377 int ret;
1378 unsigned char com8;
1379
1380 ret = ov7670_read(sd, REG_COM8, &com8);
1381 if (ret == 0) {
1382 if (value)
1383 com8 |= COM8_AGC;
1384 else
1385 com8 &= ~COM8_AGC;
1386 ret = ov7670_write(sd, REG_COM8, com8);
1387 }
1388 return ret;
1389}
1390
1391static int ov7670_s_exp(struct v4l2_subdev *sd, int value)
1392{
1393 int ret;
1394 unsigned char com1, com8, aech, aechh;
1395
1396 ret = ov7670_read(sd, REG_COM1, &com1) +
1397 ov7670_read(sd, REG_COM8, &com8) +
1398 ov7670_read(sd, REG_AECHH, &aechh);
1399 if (ret)
1400 return ret;
1401
1402 com1 = (com1 & 0xfc) | (value & 0x03);
1403 aech = (value >> 2) & 0xff;
1404 aechh = (aechh & 0xc0) | ((value >> 10) & 0x3f);
1405 ret = ov7670_write(sd, REG_COM1, com1) +
1406 ov7670_write(sd, REG_AECH, aech) +
1407 ov7670_write(sd, REG_AECHH, aechh);
1408
1409 if (ret == 0)
1410 ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AEC);
1411 return ret;
1412}
1413
1414
1415
1416
1417static int ov7670_s_autoexp(struct v4l2_subdev *sd,
1418 enum v4l2_exposure_auto_type value)
1419{
1420 int ret;
1421 unsigned char com8;
1422
1423 ret = ov7670_read(sd, REG_COM8, &com8);
1424 if (ret == 0) {
1425 if (value == V4L2_EXPOSURE_AUTO)
1426 com8 |= COM8_AEC;
1427 else
1428 com8 &= ~COM8_AEC;
1429 ret = ov7670_write(sd, REG_COM8, com8);
1430 }
1431 return ret;
1432}
1433
1434
1435static int ov7670_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
1436{
1437 struct v4l2_subdev *sd = to_sd(ctrl);
1438 struct ov7670_info *info = to_state(sd);
1439
1440 switch (ctrl->id) {
1441 case V4L2_CID_AUTOGAIN:
1442 return ov7670_g_gain(sd, &info->gain->val);
1443 }
1444 return -EINVAL;
1445}
1446
1447static int ov7670_s_ctrl(struct v4l2_ctrl *ctrl)
1448{
1449 struct v4l2_subdev *sd = to_sd(ctrl);
1450 struct ov7670_info *info = to_state(sd);
1451
1452 switch (ctrl->id) {
1453 case V4L2_CID_BRIGHTNESS:
1454 return ov7670_s_brightness(sd, ctrl->val);
1455 case V4L2_CID_CONTRAST:
1456 return ov7670_s_contrast(sd, ctrl->val);
1457 case V4L2_CID_SATURATION:
1458 return ov7670_s_sat_hue(sd,
1459 info->saturation->val, info->hue->val);
1460 case V4L2_CID_VFLIP:
1461 return ov7670_s_vflip(sd, ctrl->val);
1462 case V4L2_CID_HFLIP:
1463 return ov7670_s_hflip(sd, ctrl->val);
1464 case V4L2_CID_AUTOGAIN:
1465
1466
1467 if (!ctrl->val) {
1468
1469 return ov7670_s_gain(sd, info->gain->val);
1470 }
1471 return ov7670_s_autogain(sd, ctrl->val);
1472 case V4L2_CID_EXPOSURE_AUTO:
1473
1474
1475 if (ctrl->val == V4L2_EXPOSURE_MANUAL) {
1476
1477 return ov7670_s_exp(sd, info->exposure->val);
1478 }
1479 return ov7670_s_autoexp(sd, ctrl->val);
1480 }
1481 return -EINVAL;
1482}
1483
1484static const struct v4l2_ctrl_ops ov7670_ctrl_ops = {
1485 .s_ctrl = ov7670_s_ctrl,
1486 .g_volatile_ctrl = ov7670_g_volatile_ctrl,
1487};
1488
1489#ifdef CONFIG_VIDEO_ADV_DEBUG
1490static int ov7670_g_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
1491{
1492 unsigned char val = 0;
1493 int ret;
1494
1495 ret = ov7670_read(sd, reg->reg & 0xff, &val);
1496 reg->val = val;
1497 reg->size = 1;
1498 return ret;
1499}
1500
1501static int ov7670_s_register(struct v4l2_subdev *sd, const struct v4l2_dbg_register *reg)
1502{
1503 ov7670_write(sd, reg->reg & 0xff, reg->val & 0xff);
1504 return 0;
1505}
1506#endif
1507
1508
1509
1510static const struct v4l2_subdev_core_ops ov7670_core_ops = {
1511 .reset = ov7670_reset,
1512 .init = ov7670_init,
1513#ifdef CONFIG_VIDEO_ADV_DEBUG
1514 .g_register = ov7670_g_register,
1515 .s_register = ov7670_s_register,
1516#endif
1517};
1518
1519static const struct v4l2_subdev_video_ops ov7670_video_ops = {
1520 .s_parm = ov7670_s_parm,
1521 .g_parm = ov7670_g_parm,
1522};
1523
1524static const struct v4l2_subdev_pad_ops ov7670_pad_ops = {
1525 .enum_frame_interval = ov7670_enum_frame_interval,
1526 .enum_frame_size = ov7670_enum_frame_size,
1527 .enum_mbus_code = ov7670_enum_mbus_code,
1528 .set_fmt = ov7670_set_fmt,
1529};
1530
1531static const struct v4l2_subdev_ops ov7670_ops = {
1532 .core = &ov7670_core_ops,
1533 .video = &ov7670_video_ops,
1534 .pad = &ov7670_pad_ops,
1535};
1536
1537
1538
1539static const struct ov7670_devtype ov7670_devdata[] = {
1540 [MODEL_OV7670] = {
1541 .win_sizes = ov7670_win_sizes,
1542 .n_win_sizes = ARRAY_SIZE(ov7670_win_sizes),
1543 .set_framerate = ov7670_set_framerate_legacy,
1544 .get_framerate = ov7670_get_framerate_legacy,
1545 },
1546 [MODEL_OV7675] = {
1547 .win_sizes = ov7675_win_sizes,
1548 .n_win_sizes = ARRAY_SIZE(ov7675_win_sizes),
1549 .set_framerate = ov7675_set_framerate,
1550 .get_framerate = ov7675_get_framerate,
1551 },
1552};
1553
1554static int ov7670_init_gpio(struct i2c_client *client, struct ov7670_info *info)
1555{
1556 info->pwdn_gpio = devm_gpiod_get_optional(&client->dev, "powerdown",
1557 GPIOD_OUT_LOW);
1558 if (IS_ERR(info->pwdn_gpio)) {
1559 dev_info(&client->dev, "can't get %s GPIO\n", "powerdown");
1560 return PTR_ERR(info->pwdn_gpio);
1561 }
1562
1563 info->resetb_gpio = devm_gpiod_get_optional(&client->dev, "reset",
1564 GPIOD_OUT_LOW);
1565 if (IS_ERR(info->resetb_gpio)) {
1566 dev_info(&client->dev, "can't get %s GPIO\n", "reset");
1567 return PTR_ERR(info->resetb_gpio);
1568 }
1569
1570 usleep_range(3000, 5000);
1571
1572 return 0;
1573}
1574
1575static int ov7670_probe(struct i2c_client *client,
1576 const struct i2c_device_id *id)
1577{
1578 struct v4l2_fract tpf;
1579 struct v4l2_subdev *sd;
1580 struct ov7670_info *info;
1581 int ret;
1582
1583 info = devm_kzalloc(&client->dev, sizeof(*info), GFP_KERNEL);
1584 if (info == NULL)
1585 return -ENOMEM;
1586 sd = &info->sd;
1587 v4l2_i2c_subdev_init(sd, client, &ov7670_ops);
1588
1589 info->clock_speed = 30;
1590 if (client->dev.platform_data) {
1591 struct ov7670_config *config = client->dev.platform_data;
1592
1593
1594
1595
1596
1597 info->min_width = config->min_width;
1598 info->min_height = config->min_height;
1599 info->use_smbus = config->use_smbus;
1600
1601 if (config->clock_speed)
1602 info->clock_speed = config->clock_speed;
1603
1604
1605
1606
1607
1608 if (config->pll_bypass && id->driver_data != MODEL_OV7670)
1609 info->pll_bypass = true;
1610
1611 if (config->pclk_hb_disable)
1612 info->pclk_hb_disable = true;
1613 }
1614
1615 info->clk = devm_clk_get(&client->dev, "xclk");
1616 if (IS_ERR(info->clk))
1617 return PTR_ERR(info->clk);
1618 ret = clk_prepare_enable(info->clk);
1619 if (ret)
1620 return ret;
1621
1622 ret = ov7670_init_gpio(client, info);
1623 if (ret)
1624 goto clk_disable;
1625
1626 info->clock_speed = clk_get_rate(info->clk) / 1000000;
1627 if (info->clock_speed < 10 || info->clock_speed > 48) {
1628 ret = -EINVAL;
1629 goto clk_disable;
1630 }
1631
1632
1633 ret = ov7670_detect(sd);
1634 if (ret) {
1635 v4l_dbg(1, debug, client,
1636 "chip found @ 0x%x (%s) is not an ov7670 chip.\n",
1637 client->addr << 1, client->adapter->name);
1638 goto clk_disable;
1639 }
1640 v4l_info(client, "chip found @ 0x%02x (%s)\n",
1641 client->addr << 1, client->adapter->name);
1642
1643 info->devtype = &ov7670_devdata[id->driver_data];
1644 info->fmt = &ov7670_formats[0];
1645 info->clkrc = 0;
1646
1647
1648 tpf.numerator = 1;
1649 tpf.denominator = 30;
1650 info->devtype->set_framerate(sd, &tpf);
1651
1652 if (info->pclk_hb_disable)
1653 ov7670_write(sd, REG_COM10, COM10_PCLK_HB);
1654
1655 v4l2_ctrl_handler_init(&info->hdl, 10);
1656 v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1657 V4L2_CID_BRIGHTNESS, 0, 255, 1, 128);
1658 v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1659 V4L2_CID_CONTRAST, 0, 127, 1, 64);
1660 v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1661 V4L2_CID_VFLIP, 0, 1, 1, 0);
1662 v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1663 V4L2_CID_HFLIP, 0, 1, 1, 0);
1664 info->saturation = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1665 V4L2_CID_SATURATION, 0, 256, 1, 128);
1666 info->hue = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1667 V4L2_CID_HUE, -180, 180, 5, 0);
1668 info->gain = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1669 V4L2_CID_GAIN, 0, 255, 1, 128);
1670 info->auto_gain = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1671 V4L2_CID_AUTOGAIN, 0, 1, 1, 1);
1672 info->exposure = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1673 V4L2_CID_EXPOSURE, 0, 65535, 1, 500);
1674 info->auto_exposure = v4l2_ctrl_new_std_menu(&info->hdl, &ov7670_ctrl_ops,
1675 V4L2_CID_EXPOSURE_AUTO, V4L2_EXPOSURE_MANUAL, 0,
1676 V4L2_EXPOSURE_AUTO);
1677 sd->ctrl_handler = &info->hdl;
1678 if (info->hdl.error) {
1679 ret = info->hdl.error;
1680
1681 goto hdl_free;
1682 }
1683
1684
1685
1686
1687 v4l2_ctrl_auto_cluster(2, &info->auto_gain, 0, true);
1688 v4l2_ctrl_auto_cluster(2, &info->auto_exposure,
1689 V4L2_EXPOSURE_MANUAL, false);
1690 v4l2_ctrl_cluster(2, &info->saturation);
1691 v4l2_ctrl_handler_setup(&info->hdl);
1692
1693 ret = v4l2_async_register_subdev(&info->sd);
1694 if (ret < 0)
1695 goto hdl_free;
1696
1697 return 0;
1698
1699hdl_free:
1700 v4l2_ctrl_handler_free(&info->hdl);
1701clk_disable:
1702 clk_disable_unprepare(info->clk);
1703 return ret;
1704}
1705
1706
1707static int ov7670_remove(struct i2c_client *client)
1708{
1709 struct v4l2_subdev *sd = i2c_get_clientdata(client);
1710 struct ov7670_info *info = to_state(sd);
1711
1712 v4l2_device_unregister_subdev(sd);
1713 v4l2_ctrl_handler_free(&info->hdl);
1714 clk_disable_unprepare(info->clk);
1715 return 0;
1716}
1717
1718static const struct i2c_device_id ov7670_id[] = {
1719 { "ov7670", MODEL_OV7670 },
1720 { "ov7675", MODEL_OV7675 },
1721 { }
1722};
1723MODULE_DEVICE_TABLE(i2c, ov7670_id);
1724
1725#if IS_ENABLED(CONFIG_OF)
1726static const struct of_device_id ov7670_of_match[] = {
1727 { .compatible = "ovti,ov7670", },
1728 { },
1729};
1730MODULE_DEVICE_TABLE(of, ov7670_of_match);
1731#endif
1732
1733static struct i2c_driver ov7670_driver = {
1734 .driver = {
1735 .name = "ov7670",
1736 .of_match_table = of_match_ptr(ov7670_of_match),
1737 },
1738 .probe = ov7670_probe,
1739 .remove = ov7670_remove,
1740 .id_table = ov7670_id,
1741};
1742
1743module_i2c_driver(ov7670_driver);
1744