1
2
3
4
5
6
7
8
9
10
11#ifndef _ASM_PROCESSOR_H
12#define _ASM_PROCESSOR_H
13
14#include <linux/atomic.h>
15#include <linux/cpumask.h>
16#include <linux/threads.h>
17
18#include <asm/cachectl.h>
19#include <asm/cpu.h>
20#include <asm/cpu-info.h>
21#include <asm/dsemul.h>
22#include <asm/mipsregs.h>
23#include <asm/prefetch.h>
24
25
26
27
28#define current_text_addr() ({ __label__ _l; _l: &&_l;})
29
30
31
32
33
34extern unsigned int vced_count, vcei_count;
35
36
37
38
39#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
40
41#ifdef CONFIG_32BIT
42#ifdef CONFIG_KVM_GUEST
43
44#define TASK_SIZE 0x3fff8000UL
45#else
46
47
48
49
50#define TASK_SIZE 0x80000000UL
51#endif
52
53#define STACK_TOP_MAX TASK_SIZE
54
55#define TASK_IS_32BIT_ADDR 1
56
57#endif
58
59#ifdef CONFIG_64BIT
60
61
62
63
64
65
66
67#define TASK_SIZE32 0x7fff8000UL
68#ifdef CONFIG_MIPS_VA_BITS_48
69#define TASK_SIZE64 (0x1UL << ((cpu_data[0].vmbits>48)?48:cpu_data[0].vmbits))
70#else
71#define TASK_SIZE64 0x10000000000UL
72#endif
73#define TASK_SIZE (test_thread_flag(TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
74#define STACK_TOP_MAX TASK_SIZE64
75
76#define TASK_SIZE_OF(tsk) \
77 (test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
78
79#define TASK_IS_32BIT_ADDR test_thread_flag(TIF_32BIT_ADDR)
80
81#endif
82
83
84
85
86
87#define STACK_TOP ((TASK_SIZE & PAGE_MASK) - PAGE_SIZE)
88
89
90
91
92
93#define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE / 3)
94
95
96#define NUM_FPU_REGS 32
97
98#ifdef CONFIG_CPU_HAS_MSA
99# define FPU_REG_WIDTH 128
100#else
101# define FPU_REG_WIDTH 64
102#endif
103
104union fpureg {
105 __u32 val32[FPU_REG_WIDTH / 32];
106 __u64 val64[FPU_REG_WIDTH / 64];
107};
108
109#ifdef CONFIG_CPU_LITTLE_ENDIAN
110# define FPR_IDX(width, idx) (idx)
111#else
112# define FPR_IDX(width, idx) ((idx) ^ ((64 / (width)) - 1))
113#endif
114
115#define BUILD_FPR_ACCESS(width) \
116static inline u##width get_fpr##width(union fpureg *fpr, unsigned idx) \
117{ \
118 return fpr->val##width[FPR_IDX(width, idx)]; \
119} \
120 \
121static inline void set_fpr##width(union fpureg *fpr, unsigned idx, \
122 u##width val) \
123{ \
124 fpr->val##width[FPR_IDX(width, idx)] = val; \
125}
126
127BUILD_FPR_ACCESS(32)
128BUILD_FPR_ACCESS(64)
129
130
131
132
133
134
135
136struct mips_fpu_struct {
137 union fpureg fpr[NUM_FPU_REGS];
138 unsigned int fcr31;
139 unsigned int msacsr;
140};
141
142#define NUM_DSP_REGS 6
143
144typedef __u32 dspreg_t;
145
146struct mips_dsp_state {
147 dspreg_t dspr[NUM_DSP_REGS];
148 unsigned int dspcontrol;
149};
150
151#define INIT_CPUMASK { \
152 {0,} \
153}
154
155struct mips3264_watch_reg_state {
156
157
158
159 unsigned long watchlo[NUM_WATCH_REGS];
160
161 u16 watchhi[NUM_WATCH_REGS];
162};
163
164union mips_watch_reg_state {
165 struct mips3264_watch_reg_state mips3264;
166};
167
168#if defined(CONFIG_CPU_CAVIUM_OCTEON)
169
170struct octeon_cop2_state {
171
172 unsigned long cop2_crc_iv;
173
174 unsigned long cop2_crc_length;
175
176 unsigned long cop2_crc_poly;
177
178 unsigned long cop2_llm_dat[2];
179
180 unsigned long cop2_3des_iv;
181
182 unsigned long cop2_3des_key[3];
183
184 unsigned long cop2_3des_result;
185
186 unsigned long cop2_aes_inp0;
187
188 unsigned long cop2_aes_iv[2];
189
190
191 unsigned long cop2_aes_key[4];
192
193 unsigned long cop2_aes_keylen;
194
195 unsigned long cop2_aes_result[2];
196
197
198
199
200
201 unsigned long cop2_hsh_datw[15];
202
203
204
205 unsigned long cop2_hsh_ivw[8];
206
207 unsigned long cop2_gfm_mult[2];
208
209 unsigned long cop2_gfm_poly;
210
211 unsigned long cop2_gfm_result[2];
212
213 unsigned long cop2_sha3[2];
214};
215#define COP2_INIT \
216 .cp2 = {0,},
217
218struct octeon_cvmseg_state {
219 unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE]
220 [cpu_dcache_line_size() / sizeof(unsigned long)];
221};
222
223#elif defined(CONFIG_CPU_XLP)
224struct nlm_cop2_state {
225 u64 rx[4];
226 u64 tx[4];
227 u32 tx_msg_status;
228 u32 rx_msg_status;
229};
230
231#define COP2_INIT \
232 .cp2 = {{0}, {0}, 0, 0},
233#else
234#define COP2_INIT
235#endif
236
237typedef struct {
238 unsigned long seg;
239} mm_segment_t;
240
241#ifdef CONFIG_CPU_HAS_MSA
242# define ARCH_MIN_TASKALIGN 16
243# define FPU_ALIGN __aligned(16)
244#else
245# define ARCH_MIN_TASKALIGN 8
246# define FPU_ALIGN
247#endif
248
249struct mips_abi;
250
251
252
253
254struct thread_struct {
255
256 unsigned long reg16;
257 unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23;
258 unsigned long reg29, reg30, reg31;
259
260
261 unsigned long cp0_status;
262
263
264 struct mips_fpu_struct fpu FPU_ALIGN;
265
266 atomic_t bd_emu_frame;
267
268 unsigned long bd_emu_branch_pc;
269
270 unsigned long bd_emu_cont_pc;
271#ifdef CONFIG_MIPS_MT_FPAFF
272
273 unsigned long emulated_fp;
274
275 cpumask_t user_cpus_allowed;
276#endif
277
278
279 struct mips_dsp_state dsp;
280
281
282 union mips_watch_reg_state watch;
283
284
285 unsigned long cp0_badvaddr;
286 unsigned long cp0_baduaddr;
287 unsigned long error_code;
288 unsigned long trap_nr;
289#ifdef CONFIG_CPU_CAVIUM_OCTEON
290 struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128)));
291 struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128)));
292#endif
293#ifdef CONFIG_CPU_XLP
294 struct nlm_cop2_state cp2;
295#endif
296 struct mips_abi *abi;
297};
298
299#ifdef CONFIG_MIPS_MT_FPAFF
300#define FPAFF_INIT \
301 .emulated_fp = 0, \
302 .user_cpus_allowed = INIT_CPUMASK,
303#else
304#define FPAFF_INIT
305#endif
306
307#define INIT_THREAD { \
308
309
310 \
311 .reg16 = 0, \
312 .reg17 = 0, \
313 .reg18 = 0, \
314 .reg19 = 0, \
315 .reg20 = 0, \
316 .reg21 = 0, \
317 .reg22 = 0, \
318 .reg23 = 0, \
319 .reg29 = 0, \
320 .reg30 = 0, \
321 .reg31 = 0, \
322
323
324 \
325 .cp0_status = 0, \
326
327
328 \
329 .fpu = { \
330 .fpr = {{{0,},},}, \
331 .fcr31 = 0, \
332 .msacsr = 0, \
333 }, \
334
335
336 \
337 FPAFF_INIT \
338 \
339 .bd_emu_frame = ATOMIC_INIT(BD_EMUFRAME_NONE), \
340 .bd_emu_branch_pc = 0, \
341 .bd_emu_cont_pc = 0, \
342
343
344 \
345 .dsp = { \
346 .dspr = {0, }, \
347 .dspcontrol = 0, \
348 }, \
349
350
351 \
352 .watch = {{{0,},},}, \
353
354
355 \
356 .cp0_badvaddr = 0, \
357 .cp0_baduaddr = 0, \
358 .error_code = 0, \
359 .trap_nr = 0, \
360
361
362 \
363 COP2_INIT \
364}
365
366struct task_struct;
367
368
369#define release_thread(thread) do { } while(0)
370
371
372
373
374extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp);
375
376static inline void flush_thread(void)
377{
378}
379
380unsigned long get_wchan(struct task_struct *p);
381
382#define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \
383 THREAD_SIZE - 32 - sizeof(struct pt_regs))
384#define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk))
385#define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc)
386#define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29])
387#define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status)
388
389#define cpu_relax() barrier()
390
391
392
393
394
395
396
397
398
399
400
401
402
403#define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);})
404
405#ifdef CONFIG_CPU_HAS_PREFETCH
406
407#define ARCH_HAS_PREFETCH
408#define prefetch(x) __builtin_prefetch((x), 0, 1)
409
410#define ARCH_HAS_PREFETCHW
411#define prefetchw(x) __builtin_prefetch((x), 1, 1)
412
413#endif
414
415
416
417
418
419extern int mips_get_process_fp_mode(struct task_struct *task);
420extern int mips_set_process_fp_mode(struct task_struct *task,
421 unsigned int value);
422
423#define GET_FP_MODE(task) mips_get_process_fp_mode(task)
424#define SET_FP_MODE(task,value) mips_set_process_fp_mode(task, value)
425
426#endif
427