linux/drivers/clk/samsung/clk-s3c2410.c
<<
>>
Prefs
   1/*
   2 * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
   3 *
   4 * This program is free software; you can redistribute it and/or modify
   5 * it under the terms of the GNU General Public License version 2 as
   6 * published by the Free Software Foundation.
   7 *
   8 * Common Clock Framework support for S3C2410 and following SoCs.
   9 */
  10
  11#include <linux/clk-provider.h>
  12#include <linux/of.h>
  13#include <linux/of_address.h>
  14#include <linux/syscore_ops.h>
  15
  16#include <dt-bindings/clock/s3c2410.h>
  17
  18#include "clk.h"
  19#include "clk-pll.h"
  20
  21#define LOCKTIME        0x00
  22#define MPLLCON         0x04
  23#define UPLLCON         0x08
  24#define CLKCON          0x0c
  25#define CLKSLOW         0x10
  26#define CLKDIVN         0x14
  27#define CAMDIVN         0x18
  28
  29/* the soc types */
  30enum supported_socs {
  31        S3C2410,
  32        S3C2440,
  33        S3C2442,
  34};
  35
  36/* list of PLLs to be registered */
  37enum s3c2410_plls {
  38        mpll, upll,
  39};
  40
  41static void __iomem *reg_base;
  42
  43#ifdef CONFIG_PM_SLEEP
  44static struct samsung_clk_reg_dump *s3c2410_save;
  45
  46/*
  47 * list of controller registers to be saved and restored during a
  48 * suspend/resume cycle.
  49 */
  50static unsigned long s3c2410_clk_regs[] __initdata = {
  51        LOCKTIME,
  52        MPLLCON,
  53        UPLLCON,
  54        CLKCON,
  55        CLKSLOW,
  56        CLKDIVN,
  57        CAMDIVN,
  58};
  59
  60static int s3c2410_clk_suspend(void)
  61{
  62        samsung_clk_save(reg_base, s3c2410_save,
  63                                ARRAY_SIZE(s3c2410_clk_regs));
  64
  65        return 0;
  66}
  67
  68static void s3c2410_clk_resume(void)
  69{
  70        samsung_clk_restore(reg_base, s3c2410_save,
  71                                ARRAY_SIZE(s3c2410_clk_regs));
  72}
  73
  74static struct syscore_ops s3c2410_clk_syscore_ops = {
  75        .suspend = s3c2410_clk_suspend,
  76        .resume = s3c2410_clk_resume,
  77};
  78
  79static void __init s3c2410_clk_sleep_init(void)
  80{
  81        s3c2410_save = samsung_clk_alloc_reg_dump(s3c2410_clk_regs,
  82                                                ARRAY_SIZE(s3c2410_clk_regs));
  83        if (!s3c2410_save) {
  84                pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
  85                        __func__);
  86                return;
  87        }
  88
  89        register_syscore_ops(&s3c2410_clk_syscore_ops);
  90        return;
  91}
  92#else
  93static void __init s3c2410_clk_sleep_init(void) {}
  94#endif
  95
  96PNAME(fclk_p) = { "mpll", "div_slow" };
  97
  98static struct samsung_mux_clock s3c2410_common_muxes[] __initdata = {
  99        MUX(FCLK, "fclk", fclk_p, CLKSLOW, 4, 1),
 100};
 101
 102static struct clk_div_table divslow_d[] = {
 103        { .val = 0, .div = 1 },
 104        { .val = 1, .div = 2 },
 105        { .val = 2, .div = 4 },
 106        { .val = 3, .div = 6 },
 107        { .val = 4, .div = 8 },
 108        { .val = 5, .div = 10 },
 109        { .val = 6, .div = 12 },
 110        { .val = 7, .div = 14 },
 111        { /* sentinel */ },
 112};
 113
 114static struct samsung_div_clock s3c2410_common_dividers[] __initdata = {
 115        DIV_T(0, "div_slow", "xti", CLKSLOW, 0, 3, divslow_d),
 116        DIV(PCLK, "pclk", "hclk", CLKDIVN, 0, 1),
 117};
 118
 119static struct samsung_gate_clock s3c2410_common_gates[] __initdata = {
 120        GATE(PCLK_SPI, "spi", "pclk", CLKCON, 18, 0, 0),
 121        GATE(PCLK_I2S, "i2s", "pclk", CLKCON, 17, 0, 0),
 122        GATE(PCLK_I2C, "i2c", "pclk", CLKCON, 16, 0, 0),
 123        GATE(PCLK_ADC, "adc", "pclk", CLKCON, 15, 0, 0),
 124        GATE(PCLK_RTC, "rtc", "pclk", CLKCON, 14, 0, 0),
 125        GATE(PCLK_GPIO, "gpio", "pclk", CLKCON, 13, CLK_IGNORE_UNUSED, 0),
 126        GATE(PCLK_UART2, "uart2", "pclk", CLKCON, 12, 0, 0),
 127        GATE(PCLK_UART1, "uart1", "pclk", CLKCON, 11, 0, 0),
 128        GATE(PCLK_UART0, "uart0", "pclk", CLKCON, 10, 0, 0),
 129        GATE(PCLK_SDI, "sdi", "pclk", CLKCON, 9, 0, 0),
 130        GATE(PCLK_PWM, "pwm", "pclk", CLKCON, 8, 0, 0),
 131        GATE(HCLK_USBD, "usb-device", "hclk", CLKCON, 7, 0, 0),
 132        GATE(HCLK_USBH, "usb-host", "hclk", CLKCON, 6, 0, 0),
 133        GATE(HCLK_LCD, "lcd", "hclk", CLKCON, 5, 0, 0),
 134        GATE(HCLK_NAND, "nand", "hclk", CLKCON, 4, 0, 0),
 135};
 136
 137/* should be added _after_ the soc-specific clocks are created */
 138static struct samsung_clock_alias s3c2410_common_aliases[] __initdata = {
 139        ALIAS(PCLK_I2C, "s3c2410-i2c.0", "i2c"),
 140        ALIAS(PCLK_ADC, NULL, "adc"),
 141        ALIAS(PCLK_RTC, NULL, "rtc"),
 142        ALIAS(PCLK_PWM, NULL, "timers"),
 143        ALIAS(HCLK_LCD, NULL, "lcd"),
 144        ALIAS(HCLK_USBD, NULL, "usb-device"),
 145        ALIAS(HCLK_USBH, NULL, "usb-host"),
 146        ALIAS(UCLK, NULL, "usb-bus-host"),
 147        ALIAS(UCLK, NULL, "usb-bus-gadget"),
 148        ALIAS(ARMCLK, NULL, "armclk"),
 149        ALIAS(UCLK, NULL, "uclk"),
 150        ALIAS(HCLK, NULL, "hclk"),
 151        ALIAS(MPLL, NULL, "mpll"),
 152        ALIAS(FCLK, NULL, "fclk"),
 153        ALIAS(PCLK, NULL, "watchdog"),
 154        ALIAS(PCLK_SDI, NULL, "sdi"),
 155        ALIAS(HCLK_NAND, NULL, "nand"),
 156        ALIAS(PCLK_I2S, NULL, "iis"),
 157        ALIAS(PCLK_I2C, NULL, "i2c"),
 158};
 159
 160/* S3C2410 specific clocks */
 161
 162static struct samsung_pll_rate_table pll_s3c2410_12mhz_tbl[] __initdata = {
 163        /* sorted in descending order */
 164        /* 2410A extras */
 165        PLL_S3C2410_MPLL_RATE(12 * MHZ, 270000000, 127, 1, 1),
 166        PLL_S3C2410_MPLL_RATE(12 * MHZ, 268000000, 126, 1, 1),
 167        PLL_S3C2410_MPLL_RATE(12 * MHZ, 266000000, 125, 1, 1),
 168        PLL_S3C2410_MPLL_RATE(12 * MHZ, 226000000, 105, 1, 1),
 169        PLL_S3C2410_MPLL_RATE(12 * MHZ, 210000000, 132, 2, 1),
 170        /* 2410 common */
 171        PLL_S3C2410_MPLL_RATE(12 * MHZ, 202800000, 161, 3, 1),
 172        PLL_S3C2410_MPLL_RATE(12 * MHZ, 192000000, 88, 1, 1),
 173        PLL_S3C2410_MPLL_RATE(12 * MHZ, 186000000, 85, 1, 1),
 174        PLL_S3C2410_MPLL_RATE(12 * MHZ, 180000000, 82, 1, 1),
 175        PLL_S3C2410_MPLL_RATE(12 * MHZ, 170000000, 77, 1, 1),
 176        PLL_S3C2410_MPLL_RATE(12 * MHZ, 158000000, 71, 1, 1),
 177        PLL_S3C2410_MPLL_RATE(12 * MHZ, 152000000, 68, 1, 1),
 178        PLL_S3C2410_MPLL_RATE(12 * MHZ, 147000000, 90, 2, 1),
 179        PLL_S3C2410_MPLL_RATE(12 * MHZ, 135000000, 82, 2, 1),
 180        PLL_S3C2410_MPLL_RATE(12 * MHZ, 124000000, 116, 1, 2),
 181        PLL_S3C2410_MPLL_RATE(12 * MHZ, 118500000, 150, 2, 2),
 182        PLL_S3C2410_MPLL_RATE(12 * MHZ, 113000000, 105, 1, 2),
 183        PLL_S3C2410_MPLL_RATE(12 * MHZ, 101250000, 127, 2, 2),
 184        PLL_S3C2410_MPLL_RATE(12 * MHZ, 90000000, 112, 2, 2),
 185        PLL_S3C2410_MPLL_RATE(12 * MHZ, 84750000, 105, 2, 2),
 186        PLL_S3C2410_MPLL_RATE(12 * MHZ, 79000000, 71, 1, 2),
 187        PLL_S3C2410_MPLL_RATE(12 * MHZ, 67500000, 82, 2, 2),
 188        PLL_S3C2410_MPLL_RATE(12 * MHZ, 56250000, 142, 2, 3),
 189        PLL_S3C2410_MPLL_RATE(12 * MHZ, 48000000, 120, 2, 3),
 190        PLL_S3C2410_MPLL_RATE(12 * MHZ, 50700000, 161, 3, 3),
 191        PLL_S3C2410_MPLL_RATE(12 * MHZ, 45000000, 82, 1, 3),
 192        PLL_S3C2410_MPLL_RATE(12 * MHZ, 33750000, 82, 2, 3),
 193        { /* sentinel */ },
 194};
 195
 196static struct samsung_pll_clock s3c2410_plls[] __initdata = {
 197        [mpll] = PLL(pll_s3c2410_mpll, MPLL, "mpll", "xti",
 198                                                LOCKTIME, MPLLCON, NULL),
 199        [upll] = PLL(pll_s3c2410_upll, UPLL, "upll", "xti",
 200                                                LOCKTIME, UPLLCON, NULL),
 201};
 202
 203static struct samsung_div_clock s3c2410_dividers[] __initdata = {
 204        DIV(HCLK, "hclk", "mpll", CLKDIVN, 1, 1),
 205};
 206
 207static struct samsung_fixed_factor_clock s3c2410_ffactor[] __initdata = {
 208        /*
 209         * armclk is directly supplied by the fclk, without
 210         * switching possibility like on the s3c244x below.
 211         */
 212        FFACTOR(ARMCLK, "armclk", "fclk", 1, 1, 0),
 213
 214        /* uclk is fed from the unmodified upll */
 215        FFACTOR(UCLK, "uclk", "upll", 1, 1, 0),
 216};
 217
 218static struct samsung_clock_alias s3c2410_aliases[] __initdata = {
 219        ALIAS(PCLK_UART0, "s3c2410-uart.0", "uart"),
 220        ALIAS(PCLK_UART1, "s3c2410-uart.1", "uart"),
 221        ALIAS(PCLK_UART2, "s3c2410-uart.2", "uart"),
 222        ALIAS(PCLK_UART0, "s3c2410-uart.0", "clk_uart_baud0"),
 223        ALIAS(PCLK_UART1, "s3c2410-uart.1", "clk_uart_baud0"),
 224        ALIAS(PCLK_UART2, "s3c2410-uart.2", "clk_uart_baud0"),
 225        ALIAS(UCLK, NULL, "clk_uart_baud1"),
 226};
 227
 228/* S3C244x specific clocks */
 229
 230static struct samsung_pll_rate_table pll_s3c244x_12mhz_tbl[] __initdata = {
 231        /* sorted in descending order */
 232        PLL_S3C2440_MPLL_RATE(12 * MHZ, 400000000, 0x5c, 1, 1),
 233        PLL_S3C2440_MPLL_RATE(12 * MHZ, 390000000, 0x7a, 2, 1),
 234        PLL_S3C2440_MPLL_RATE(12 * MHZ, 380000000, 0x57, 1, 1),
 235        PLL_S3C2440_MPLL_RATE(12 * MHZ, 370000000, 0xb1, 4, 1),
 236        PLL_S3C2440_MPLL_RATE(12 * MHZ, 360000000, 0x70, 2, 1),
 237        PLL_S3C2440_MPLL_RATE(12 * MHZ, 350000000, 0xa7, 4, 1),
 238        PLL_S3C2440_MPLL_RATE(12 * MHZ, 340000000, 0x4d, 1, 1),
 239        PLL_S3C2440_MPLL_RATE(12 * MHZ, 330000000, 0x66, 2, 1),
 240        PLL_S3C2440_MPLL_RATE(12 * MHZ, 320000000, 0x98, 4, 1),
 241        PLL_S3C2440_MPLL_RATE(12 * MHZ, 310000000, 0x93, 4, 1),
 242        PLL_S3C2440_MPLL_RATE(12 * MHZ, 300000000, 0x75, 3, 1),
 243        PLL_S3C2440_MPLL_RATE(12 * MHZ, 240000000, 0x70, 1, 2),
 244        PLL_S3C2440_MPLL_RATE(12 * MHZ, 230000000, 0x6b, 1, 2),
 245        PLL_S3C2440_MPLL_RATE(12 * MHZ, 220000000, 0x66, 1, 2),
 246        PLL_S3C2440_MPLL_RATE(12 * MHZ, 210000000, 0x84, 2, 2),
 247        PLL_S3C2440_MPLL_RATE(12 * MHZ, 200000000, 0x5c, 1, 2),
 248        PLL_S3C2440_MPLL_RATE(12 * MHZ, 190000000, 0x57, 1, 2),
 249        PLL_S3C2440_MPLL_RATE(12 * MHZ, 180000000, 0x70, 2, 2),
 250        PLL_S3C2440_MPLL_RATE(12 * MHZ, 170000000, 0x4d, 1, 2),
 251        PLL_S3C2440_MPLL_RATE(12 * MHZ, 160000000, 0x98, 4, 2),
 252        PLL_S3C2440_MPLL_RATE(12 * MHZ, 150000000, 0x75, 3, 2),
 253        PLL_S3C2440_MPLL_RATE(12 * MHZ, 120000000, 0x70, 1, 3),
 254        PLL_S3C2440_MPLL_RATE(12 * MHZ, 110000000, 0x66, 1, 3),
 255        PLL_S3C2440_MPLL_RATE(12 * MHZ, 100000000, 0x5c, 1, 3),
 256        PLL_S3C2440_MPLL_RATE(12 * MHZ, 90000000, 0x70, 2, 3),
 257        PLL_S3C2440_MPLL_RATE(12 * MHZ, 80000000, 0x98, 4, 3),
 258        PLL_S3C2440_MPLL_RATE(12 * MHZ, 75000000, 0x75, 3, 3),
 259        { /* sentinel */ },
 260};
 261
 262static struct samsung_pll_clock s3c244x_common_plls[] __initdata = {
 263        [mpll] = PLL(pll_s3c2440_mpll, MPLL, "mpll", "xti",
 264                                                LOCKTIME, MPLLCON, NULL),
 265        [upll] = PLL(pll_s3c2410_upll, UPLL, "upll", "xti",
 266                                                LOCKTIME, UPLLCON, NULL),
 267};
 268
 269PNAME(hclk_p) = { "fclk", "div_hclk_2", "div_hclk_4", "div_hclk_3" };
 270PNAME(armclk_p) = { "fclk", "hclk" };
 271
 272static struct samsung_mux_clock s3c244x_common_muxes[] __initdata = {
 273        MUX(HCLK, "hclk", hclk_p, CLKDIVN, 1, 2),
 274        MUX(ARMCLK, "armclk", armclk_p, CAMDIVN, 12, 1),
 275};
 276
 277static struct samsung_fixed_factor_clock s3c244x_common_ffactor[] __initdata = {
 278        FFACTOR(0, "div_hclk_2", "fclk", 1, 2, 0),
 279        FFACTOR(0, "ff_cam", "div_cam", 2, 1, CLK_SET_RATE_PARENT),
 280};
 281
 282static struct clk_div_table div_hclk_4_d[] = {
 283        { .val = 0, .div = 4 },
 284        { .val = 1, .div = 8 },
 285        { /* sentinel */ },
 286};
 287
 288static struct clk_div_table div_hclk_3_d[] = {
 289        { .val = 0, .div = 3 },
 290        { .val = 1, .div = 6 },
 291        { /* sentinel */ },
 292};
 293
 294static struct samsung_div_clock s3c244x_common_dividers[] __initdata = {
 295        DIV(UCLK, "uclk", "upll", CLKDIVN, 3, 1),
 296        DIV(0, "div_hclk", "fclk", CLKDIVN, 1, 1),
 297        DIV_T(0, "div_hclk_4", "fclk", CAMDIVN, 9, 1, div_hclk_4_d),
 298        DIV_T(0, "div_hclk_3", "fclk", CAMDIVN, 8, 1, div_hclk_3_d),
 299        DIV(0, "div_cam", "upll", CAMDIVN, 0, 3),
 300};
 301
 302static struct samsung_gate_clock s3c244x_common_gates[] __initdata = {
 303        GATE(HCLK_CAM, "cam", "hclk", CLKCON, 19, 0, 0),
 304};
 305
 306static struct samsung_clock_alias s3c244x_common_aliases[] __initdata = {
 307        ALIAS(PCLK_UART0, "s3c2440-uart.0", "uart"),
 308        ALIAS(PCLK_UART1, "s3c2440-uart.1", "uart"),
 309        ALIAS(PCLK_UART2, "s3c2440-uart.2", "uart"),
 310        ALIAS(PCLK_UART0, "s3c2440-uart.0", "clk_uart_baud2"),
 311        ALIAS(PCLK_UART1, "s3c2440-uart.1", "clk_uart_baud2"),
 312        ALIAS(PCLK_UART2, "s3c2440-uart.2", "clk_uart_baud2"),
 313        ALIAS(HCLK_CAM, NULL, "camif"),
 314        ALIAS(CAMIF, NULL, "camif-upll"),
 315};
 316
 317/* S3C2440 specific clocks */
 318
 319PNAME(s3c2440_camif_p) = { "upll", "ff_cam" };
 320
 321static struct samsung_mux_clock s3c2440_muxes[] __initdata = {
 322        MUX(CAMIF, "camif", s3c2440_camif_p, CAMDIVN, 4, 1),
 323};
 324
 325static struct samsung_gate_clock s3c2440_gates[] __initdata = {
 326        GATE(PCLK_AC97, "ac97", "pclk", CLKCON, 20, 0, 0),
 327};
 328
 329/* S3C2442 specific clocks */
 330
 331static struct samsung_fixed_factor_clock s3c2442_ffactor[] __initdata = {
 332        FFACTOR(0, "upll_3", "upll", 1, 3, 0),
 333};
 334
 335PNAME(s3c2442_camif_p) = { "upll", "ff_cam", "upll", "upll_3" };
 336
 337static struct samsung_mux_clock s3c2442_muxes[] __initdata = {
 338        MUX(CAMIF, "camif", s3c2442_camif_p, CAMDIVN, 4, 2),
 339};
 340
 341/*
 342 * fixed rate clocks generated outside the soc
 343 * Only necessary until the devicetree-move is complete
 344 */
 345#define XTI     1
 346static struct samsung_fixed_rate_clock s3c2410_common_frate_clks[] __initdata = {
 347        FRATE(XTI, "xti", NULL, 0, 0),
 348};
 349
 350static void __init s3c2410_common_clk_register_fixed_ext(
 351                struct samsung_clk_provider *ctx,
 352                unsigned long xti_f)
 353{
 354        struct samsung_clock_alias xti_alias = ALIAS(XTI, NULL, "xtal");
 355
 356        s3c2410_common_frate_clks[0].fixed_rate = xti_f;
 357        samsung_clk_register_fixed_rate(ctx, s3c2410_common_frate_clks,
 358                                ARRAY_SIZE(s3c2410_common_frate_clks));
 359
 360        samsung_clk_register_alias(ctx, &xti_alias, 1);
 361}
 362
 363void __init s3c2410_common_clk_init(struct device_node *np, unsigned long xti_f,
 364                                    int current_soc,
 365                                    void __iomem *base)
 366{
 367        struct samsung_clk_provider *ctx;
 368        reg_base = base;
 369
 370        if (np) {
 371                reg_base = of_iomap(np, 0);
 372                if (!reg_base)
 373                        panic("%s: failed to map registers\n", __func__);
 374        }
 375
 376        ctx = samsung_clk_init(np, reg_base, NR_CLKS);
 377
 378        /* Register external clocks only in non-dt cases */
 379        if (!np)
 380                s3c2410_common_clk_register_fixed_ext(ctx, xti_f);
 381
 382        if (current_soc == S3C2410) {
 383                if (_get_rate("xti") == 12 * MHZ) {
 384                        s3c2410_plls[mpll].rate_table = pll_s3c2410_12mhz_tbl;
 385                        s3c2410_plls[upll].rate_table = pll_s3c2410_12mhz_tbl;
 386                }
 387
 388                /* Register PLLs. */
 389                samsung_clk_register_pll(ctx, s3c2410_plls,
 390                                ARRAY_SIZE(s3c2410_plls), reg_base);
 391
 392        } else { /* S3C2440, S3C2442 */
 393                if (_get_rate("xti") == 12 * MHZ) {
 394                        /*
 395                         * plls follow different calculation schemes, with the
 396                         * upll following the same scheme as the s3c2410 plls
 397                         */
 398                        s3c244x_common_plls[mpll].rate_table =
 399                                                        pll_s3c244x_12mhz_tbl;
 400                        s3c244x_common_plls[upll].rate_table =
 401                                                        pll_s3c2410_12mhz_tbl;
 402                }
 403
 404                /* Register PLLs. */
 405                samsung_clk_register_pll(ctx, s3c244x_common_plls,
 406                                ARRAY_SIZE(s3c244x_common_plls), reg_base);
 407        }
 408
 409        /* Register common internal clocks. */
 410        samsung_clk_register_mux(ctx, s3c2410_common_muxes,
 411                        ARRAY_SIZE(s3c2410_common_muxes));
 412        samsung_clk_register_div(ctx, s3c2410_common_dividers,
 413                        ARRAY_SIZE(s3c2410_common_dividers));
 414        samsung_clk_register_gate(ctx, s3c2410_common_gates,
 415                ARRAY_SIZE(s3c2410_common_gates));
 416
 417        if (current_soc == S3C2440 || current_soc == S3C2442) {
 418                samsung_clk_register_div(ctx, s3c244x_common_dividers,
 419                                ARRAY_SIZE(s3c244x_common_dividers));
 420                samsung_clk_register_gate(ctx, s3c244x_common_gates,
 421                                ARRAY_SIZE(s3c244x_common_gates));
 422                samsung_clk_register_mux(ctx, s3c244x_common_muxes,
 423                                ARRAY_SIZE(s3c244x_common_muxes));
 424                samsung_clk_register_fixed_factor(ctx, s3c244x_common_ffactor,
 425                                ARRAY_SIZE(s3c244x_common_ffactor));
 426        }
 427
 428        /* Register SoC-specific clocks. */
 429        switch (current_soc) {
 430        case S3C2410:
 431                samsung_clk_register_div(ctx, s3c2410_dividers,
 432                                ARRAY_SIZE(s3c2410_dividers));
 433                samsung_clk_register_fixed_factor(ctx, s3c2410_ffactor,
 434                                ARRAY_SIZE(s3c2410_ffactor));
 435                samsung_clk_register_alias(ctx, s3c2410_aliases,
 436                        ARRAY_SIZE(s3c2410_aliases));
 437                break;
 438        case S3C2440:
 439                samsung_clk_register_mux(ctx, s3c2440_muxes,
 440                                ARRAY_SIZE(s3c2440_muxes));
 441                samsung_clk_register_gate(ctx, s3c2440_gates,
 442                                ARRAY_SIZE(s3c2440_gates));
 443                break;
 444        case S3C2442:
 445                samsung_clk_register_mux(ctx, s3c2442_muxes,
 446                                ARRAY_SIZE(s3c2442_muxes));
 447                samsung_clk_register_fixed_factor(ctx, s3c2442_ffactor,
 448                                ARRAY_SIZE(s3c2442_ffactor));
 449                break;
 450        }
 451
 452        /*
 453         * Register common aliases at the end, as some of the aliased clocks
 454         * are SoC specific.
 455         */
 456        samsung_clk_register_alias(ctx, s3c2410_common_aliases,
 457                ARRAY_SIZE(s3c2410_common_aliases));
 458
 459        if (current_soc == S3C2440 || current_soc == S3C2442) {
 460                samsung_clk_register_alias(ctx, s3c244x_common_aliases,
 461                        ARRAY_SIZE(s3c244x_common_aliases));
 462        }
 463
 464        s3c2410_clk_sleep_init();
 465
 466        samsung_clk_of_add_provider(np, ctx);
 467}
 468
 469static void __init s3c2410_clk_init(struct device_node *np)
 470{
 471        s3c2410_common_clk_init(np, 0, S3C2410, NULL);
 472}
 473CLK_OF_DECLARE(s3c2410_clk, "samsung,s3c2410-clock", s3c2410_clk_init);
 474
 475static void __init s3c2440_clk_init(struct device_node *np)
 476{
 477        s3c2410_common_clk_init(np, 0, S3C2440, NULL);
 478}
 479CLK_OF_DECLARE(s3c2440_clk, "samsung,s3c2440-clock", s3c2440_clk_init);
 480
 481static void __init s3c2442_clk_init(struct device_node *np)
 482{
 483        s3c2410_common_clk_init(np, 0, S3C2442, NULL);
 484}
 485CLK_OF_DECLARE(s3c2442_clk, "samsung,s3c2442-clock", s3c2442_clk_init);
 486