1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
22
23#include <linux/types.h>
24#include <linux/mutex.h>
25#include <linux/msi.h>
26#include <linux/list.h>
27#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/irqreturn.h>
30
31
32
33
34#define MAX_IOMMUS 32
35
36
37
38
39#define DEV_TABLE_ENTRY_SIZE 32
40#define ALIAS_TABLE_ENTRY_SIZE 2
41#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
42
43
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
46#define MMIO_MISC_OFFSET 0x10
47
48
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
58#define MMIO_MSI_NUM(x) ((x) & 0x1f)
59
60
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
71#define MMIO_EXT_FEATURES 0x0030
72#define MMIO_PPR_LOG_OFFSET 0x0038
73#define MMIO_GA_LOG_BASE_OFFSET 0x00e0
74#define MMIO_GA_LOG_TAIL_OFFSET 0x00e8
75#define MMIO_CMD_HEAD_OFFSET 0x2000
76#define MMIO_CMD_TAIL_OFFSET 0x2008
77#define MMIO_EVT_HEAD_OFFSET 0x2010
78#define MMIO_EVT_TAIL_OFFSET 0x2018
79#define MMIO_STATUS_OFFSET 0x2020
80#define MMIO_PPR_HEAD_OFFSET 0x2030
81#define MMIO_PPR_TAIL_OFFSET 0x2038
82#define MMIO_GA_HEAD_OFFSET 0x2040
83#define MMIO_GA_TAIL_OFFSET 0x2048
84#define MMIO_CNTR_CONF_OFFSET 0x4000
85#define MMIO_CNTR_REG_OFFSET 0x40000
86#define MMIO_REG_END_OFFSET 0x80000
87
88
89
90
91#define FEATURE_PREFETCH (1ULL<<0)
92#define FEATURE_PPR (1ULL<<1)
93#define FEATURE_X2APIC (1ULL<<2)
94#define FEATURE_NX (1ULL<<3)
95#define FEATURE_GT (1ULL<<4)
96#define FEATURE_IA (1ULL<<6)
97#define FEATURE_GA (1ULL<<7)
98#define FEATURE_HE (1ULL<<8)
99#define FEATURE_PC (1ULL<<9)
100#define FEATURE_GAM_VAPIC (1ULL<<21)
101#define FEATURE_EPHSUP (1ULL<<50)
102
103#define FEATURE_PASID_SHIFT 32
104#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
105
106#define FEATURE_GLXVAL_SHIFT 14
107#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
108
109
110
111
112
113
114#define PASID_MASK 0x0000ffff
115
116
117#define MMIO_STATUS_EVT_INT_MASK (1 << 1)
118#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
119#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
120#define MMIO_STATUS_GALOG_RUN_MASK (1 << 8)
121#define MMIO_STATUS_GALOG_OVERFLOW_MASK (1 << 9)
122#define MMIO_STATUS_GALOG_INT_MASK (1 << 10)
123
124
125#define EVENT_ENTRY_SIZE 0x10
126#define EVENT_TYPE_SHIFT 28
127#define EVENT_TYPE_MASK 0xf
128#define EVENT_TYPE_ILL_DEV 0x1
129#define EVENT_TYPE_IO_FAULT 0x2
130#define EVENT_TYPE_DEV_TAB_ERR 0x3
131#define EVENT_TYPE_PAGE_TAB_ERR 0x4
132#define EVENT_TYPE_ILL_CMD 0x5
133#define EVENT_TYPE_CMD_HARD_ERR 0x6
134#define EVENT_TYPE_IOTLB_INV_TO 0x7
135#define EVENT_TYPE_INV_DEV_REQ 0x8
136#define EVENT_TYPE_INV_PPR_REQ 0x9
137#define EVENT_DEVID_MASK 0xffff
138#define EVENT_DEVID_SHIFT 0
139#define EVENT_DOMID_MASK 0xffff
140#define EVENT_DOMID_SHIFT 0
141#define EVENT_FLAGS_MASK 0xfff
142#define EVENT_FLAGS_SHIFT 0x10
143
144
145#define CONTROL_IOMMU_EN 0x00ULL
146#define CONTROL_HT_TUN_EN 0x01ULL
147#define CONTROL_EVT_LOG_EN 0x02ULL
148#define CONTROL_EVT_INT_EN 0x03ULL
149#define CONTROL_COMWAIT_EN 0x04ULL
150#define CONTROL_INV_TIMEOUT 0x05ULL
151#define CONTROL_PASSPW_EN 0x08ULL
152#define CONTROL_RESPASSPW_EN 0x09ULL
153#define CONTROL_COHERENT_EN 0x0aULL
154#define CONTROL_ISOC_EN 0x0bULL
155#define CONTROL_CMDBUF_EN 0x0cULL
156#define CONTROL_PPFLOG_EN 0x0dULL
157#define CONTROL_PPFINT_EN 0x0eULL
158#define CONTROL_PPR_EN 0x0fULL
159#define CONTROL_GT_EN 0x10ULL
160#define CONTROL_GA_EN 0x11ULL
161#define CONTROL_GAM_EN 0x19ULL
162#define CONTROL_GALOG_EN 0x1CULL
163#define CONTROL_GAINT_EN 0x1DULL
164
165#define CTRL_INV_TO_MASK (7 << CONTROL_INV_TIMEOUT)
166#define CTRL_INV_TO_NONE 0
167#define CTRL_INV_TO_1MS 1
168#define CTRL_INV_TO_10MS 2
169#define CTRL_INV_TO_100MS 3
170#define CTRL_INV_TO_1S 4
171#define CTRL_INV_TO_10S 5
172#define CTRL_INV_TO_100S 6
173
174
175#define CMD_COMPL_WAIT 0x01
176#define CMD_INV_DEV_ENTRY 0x02
177#define CMD_INV_IOMMU_PAGES 0x03
178#define CMD_INV_IOTLB_PAGES 0x04
179#define CMD_INV_IRT 0x05
180#define CMD_COMPLETE_PPR 0x07
181#define CMD_INV_ALL 0x08
182
183#define CMD_COMPL_WAIT_STORE_MASK 0x01
184#define CMD_COMPL_WAIT_INT_MASK 0x02
185#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
186#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
187#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
188
189#define PPR_STATUS_MASK 0xf
190#define PPR_STATUS_SHIFT 12
191
192#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
193
194
195#define DEV_ENTRY_VALID 0x00
196#define DEV_ENTRY_TRANSLATION 0x01
197#define DEV_ENTRY_PPR 0x34
198#define DEV_ENTRY_IR 0x3d
199#define DEV_ENTRY_IW 0x3e
200#define DEV_ENTRY_NO_PAGE_FAULT 0x62
201#define DEV_ENTRY_EX 0x67
202#define DEV_ENTRY_SYSMGT1 0x68
203#define DEV_ENTRY_SYSMGT2 0x69
204#define DEV_ENTRY_IRQ_TBL_EN 0x80
205#define DEV_ENTRY_INIT_PASS 0xb8
206#define DEV_ENTRY_EINT_PASS 0xb9
207#define DEV_ENTRY_NMI_PASS 0xba
208#define DEV_ENTRY_LINT0_PASS 0xbe
209#define DEV_ENTRY_LINT1_PASS 0xbf
210#define DEV_ENTRY_MODE_MASK 0x07
211#define DEV_ENTRY_MODE_SHIFT 0x09
212
213#define MAX_DEV_TABLE_ENTRIES 0xffff
214
215
216#define CMD_BUFFER_SIZE 8192
217#define CMD_BUFFER_UNINITIALIZED 1
218#define CMD_BUFFER_ENTRIES 512
219#define MMIO_CMD_SIZE_SHIFT 56
220#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
221
222
223#define EVT_BUFFER_SIZE 8192
224#define EVT_LEN_MASK (0x9ULL << 56)
225
226
227#define PPR_LOG_ENTRIES 512
228#define PPR_LOG_SIZE_SHIFT 56
229#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
230#define PPR_ENTRY_SIZE 16
231#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
232
233#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
234#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
235#define PPR_DEVID(x) ((x) & 0xffffULL)
236#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
237#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
238#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
239#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
240
241#define PPR_REQ_FAULT 0x01
242
243
244#define GA_LOG_ENTRIES 512
245#define GA_LOG_SIZE_SHIFT 56
246#define GA_LOG_SIZE_512 (0x8ULL << GA_LOG_SIZE_SHIFT)
247#define GA_ENTRY_SIZE 8
248#define GA_LOG_SIZE (GA_ENTRY_SIZE * GA_LOG_ENTRIES)
249
250#define GA_TAG(x) (u32)(x & 0xffffffffULL)
251#define GA_DEVID(x) (u16)(((x) >> 32) & 0xffffULL)
252#define GA_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
253
254#define GA_GUEST_NR 0x1
255
256
257#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
258#define DTE_IRQ_REMAP_INTCTL_MASK (0x3ULL << 60)
259#define DTE_IRQ_TABLE_LEN_MASK (0xfULL << 1)
260#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
261#define DTE_IRQ_TABLE_LEN (8ULL << 1)
262#define DTE_IRQ_REMAP_ENABLE 1ULL
263
264#define PAGE_MODE_NONE 0x00
265#define PAGE_MODE_1_LEVEL 0x01
266#define PAGE_MODE_2_LEVEL 0x02
267#define PAGE_MODE_3_LEVEL 0x03
268#define PAGE_MODE_4_LEVEL 0x04
269#define PAGE_MODE_5_LEVEL 0x05
270#define PAGE_MODE_6_LEVEL 0x06
271
272#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
273#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
274 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
275 (0xffffffffffffffffULL))
276#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
277#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
278#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
279 IOMMU_PTE_PR | IOMMU_PTE_IR | IOMMU_PTE_IW)
280#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
281
282#define PM_MAP_4k 0
283#define PM_ADDR_MASK 0x000ffffffffff000ULL
284#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
285 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
286#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
287
288
289
290
291
292#define PAGE_SIZE_LEVEL(pagesize) \
293 ((__ffs(pagesize) - 12) / 9)
294
295
296
297
298#define PAGE_SIZE_PTE_COUNT(pagesize) \
299 (1ULL << ((__ffs(pagesize) - 12) % 9))
300
301
302
303
304
305#define PAGE_SIZE_ALIGN(address, pagesize) \
306 ((address) & ~((pagesize) - 1))
307
308
309
310
311
312#define PAGE_SIZE_PTE(address, pagesize) \
313 (((address) | ((pagesize) - 1)) & \
314 (~(pagesize >> 1)) & PM_ADDR_MASK)
315
316
317
318
319#define PTE_PAGE_SIZE(pte) \
320 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
321
322
323
324
325#define PTE_LEVEL_PAGE_SIZE(level) \
326 (1ULL << (12 + (9 * (level))))
327
328
329
330
331#define IOMMU_PTE_PR (1ULL << 0)
332#define IOMMU_PTE_U (1ULL << 59)
333#define IOMMU_PTE_FC (1ULL << 60)
334#define IOMMU_PTE_IR (1ULL << 61)
335#define IOMMU_PTE_IW (1ULL << 62)
336
337
338
339
340#define DTE_FLAG_V (1ULL << 0)
341#define DTE_FLAG_TV (1ULL << 1)
342#define DTE_FLAG_IR (1ULL << 61)
343#define DTE_FLAG_IW (1ULL << 62)
344
345#define DTE_FLAG_IOTLB (1ULL << 32)
346#define DTE_FLAG_GV (1ULL << 55)
347#define DTE_FLAG_MASK (0x3ffULL << 32)
348#define DTE_GLX_SHIFT (56)
349#define DTE_GLX_MASK (3)
350#define DEV_DOMID_MASK 0xffffULL
351
352#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
353#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
354#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0xfffffULL)
355
356#define DTE_GCR3_INDEX_A 0
357#define DTE_GCR3_INDEX_B 1
358#define DTE_GCR3_INDEX_C 1
359
360#define DTE_GCR3_SHIFT_A 58
361#define DTE_GCR3_SHIFT_B 16
362#define DTE_GCR3_SHIFT_C 43
363
364#define GCR3_VALID 0x01ULL
365
366#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
367#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_PR)
368#define IOMMU_PTE_PAGE(pte) (iommu_phys_to_virt((pte) & IOMMU_PAGE_MASK))
369#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
370
371#define IOMMU_PROT_MASK 0x03
372#define IOMMU_PROT_IR 0x01
373#define IOMMU_PROT_IW 0x02
374
375
376#define IOMMU_CAP_IOTLB 24
377#define IOMMU_CAP_NPCACHE 26
378#define IOMMU_CAP_EFR 27
379
380
381#define IOMMU_FEAT_GASUP_SHIFT 6
382
383
384#define IOMMU_EFR_GASUP_SHIFT 7
385
386#define MAX_DOMAIN_ID 65536
387
388
389#define PD_DMA_OPS_MASK (1UL << 0)
390#define PD_DEFAULT_MASK (1UL << 1)
391
392#define PD_PASSTHROUGH_MASK (1UL << 2)
393
394#define PD_IOMMUV2_MASK (1UL << 3)
395
396extern bool amd_iommu_dump;
397#define DUMP_printk(format, arg...) \
398 do { \
399 if (amd_iommu_dump) \
400 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
401 } while(0);
402
403
404extern bool amd_iommu_np_cache;
405
406extern bool amd_iommu_iotlb_sup;
407
408#define MAX_IRQS_PER_TABLE 256
409#define IRQ_TABLE_ALIGNMENT 128
410
411struct irq_remap_table {
412 raw_spinlock_t lock;
413 unsigned min_index;
414 u32 *table;
415};
416
417extern struct irq_remap_table **irq_lookup_table;
418
419
420extern bool amd_iommu_irq_remap;
421
422
423extern struct kmem_cache *amd_iommu_irq_cache;
424
425
426
427
428#define for_each_iommu(iommu) \
429 list_for_each_entry((iommu), &amd_iommu_list, list)
430#define for_each_iommu_safe(iommu, next) \
431 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
432
433#define APERTURE_RANGE_SHIFT 27
434#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
435#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
436#define APERTURE_MAX_RANGES 32
437#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
438#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
439
440
441
442
443
444
445struct amd_iommu_fault {
446 u64 address;
447 u32 pasid;
448 u16 device_id;
449 u16 tag;
450 u16 flags;
451
452};
453
454
455struct iommu_domain;
456struct irq_domain;
457struct amd_irte_ops;
458
459#define AMD_IOMMU_FLAG_TRANS_PRE_ENABLED (1 << 0)
460
461
462
463
464
465struct protection_domain {
466 struct list_head list;
467 struct list_head dev_list;
468 struct iommu_domain domain;
469
470 spinlock_t lock;
471 struct mutex api_lock;
472 u16 id;
473 int mode;
474 u64 *pt_root;
475 int glx;
476 u64 *gcr3_tbl;
477 unsigned long flags;
478 bool updated;
479 unsigned dev_cnt;
480 unsigned dev_iommu[MAX_IOMMUS];
481};
482
483
484
485
486
487struct amd_iommu {
488 struct list_head list;
489
490
491 int index;
492
493
494 raw_spinlock_t lock;
495
496
497 struct pci_dev *dev;
498
499
500 struct pci_dev *root_pdev;
501
502
503 u64 mmio_phys;
504
505
506 u64 mmio_phys_end;
507
508
509 u8 __iomem *mmio_base;
510
511
512 u32 cap;
513
514
515 u8 acpi_flags;
516
517
518 u64 features;
519
520
521 bool is_iommu_v2;
522
523
524 u16 devid;
525
526
527
528
529
530
531 u16 cap_ptr;
532
533
534 u16 pci_seg;
535
536
537 u64 exclusion_start;
538
539 u64 exclusion_length;
540
541
542 u8 *cmd_buf;
543 u32 cmd_buf_head;
544 u32 cmd_buf_tail;
545
546
547 u8 *evt_buf;
548
549
550 u8 *ppr_log;
551
552
553 u8 *ga_log;
554
555
556 u8 *ga_log_tail;
557
558
559 bool int_enabled;
560
561
562 bool need_sync;
563
564
565 struct iommu_device iommu;
566
567
568
569
570
571
572
573 u32 stored_addr_lo;
574 u32 stored_addr_hi;
575
576
577
578
579
580 u32 stored_l1[6][0x12];
581
582
583 u32 stored_l2[0x83];
584
585
586 u8 max_banks;
587 u8 max_counters;
588#ifdef CONFIG_IRQ_REMAP
589 struct irq_domain *ir_domain;
590 struct irq_domain *msi_domain;
591
592 struct amd_irte_ops *irte_ops;
593#endif
594
595 u32 flags;
596 volatile u64 __aligned(8) cmd_sem;
597};
598
599static inline struct amd_iommu *dev_to_amd_iommu(struct device *dev)
600{
601 struct iommu_device *iommu = dev_to_iommu_device(dev);
602
603 return container_of(iommu, struct amd_iommu, iommu);
604}
605
606#define ACPIHID_UID_LEN 256
607#define ACPIHID_HID_LEN 9
608
609struct acpihid_map_entry {
610 struct list_head list;
611 u8 uid[ACPIHID_UID_LEN];
612 u8 hid[ACPIHID_HID_LEN];
613 u16 devid;
614 u16 root_devid;
615 bool cmd_line;
616 struct iommu_group *group;
617};
618
619struct devid_map {
620 struct list_head list;
621 u8 id;
622 u16 devid;
623 bool cmd_line;
624};
625
626
627
628
629struct iommu_dev_data {
630 struct list_head list;
631 struct llist_node dev_data_list;
632 struct protection_domain *domain;
633 u16 devid;
634 u16 alias;
635 bool iommu_v2;
636 bool passthrough;
637 struct {
638 bool enabled;
639 int qdep;
640 } ats;
641 bool pri_tlp;
642
643 u32 errata;
644 bool use_vapic;
645 bool defer_attach;
646
647 struct ratelimit_state rs;
648};
649
650
651extern struct list_head ioapic_map;
652extern struct list_head hpet_map;
653extern struct list_head acpihid_map;
654
655
656
657
658
659extern struct list_head amd_iommu_list;
660
661
662
663
664
665extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
666
667
668
669
670extern spinlock_t amd_iommu_pd_lock;
671extern struct list_head amd_iommu_pd_list;
672
673
674
675
676struct dev_table_entry {
677 u64 data[4];
678};
679
680
681
682
683struct unity_map_entry {
684 struct list_head list;
685
686
687 u16 devid_start;
688
689 u16 devid_end;
690
691
692 u64 address_start;
693
694 u64 address_end;
695
696
697 int prot;
698};
699
700
701
702
703
704extern struct list_head amd_iommu_unity_map;
705
706
707
708
709
710
711
712
713
714extern struct dev_table_entry *amd_iommu_dev_table;
715
716
717
718
719
720extern u16 *amd_iommu_alias_table;
721
722
723
724
725extern struct amd_iommu **amd_iommu_rlookup_table;
726
727
728extern unsigned amd_iommu_aperture_order;
729
730
731extern u16 amd_iommu_last_bdf;
732
733
734extern unsigned long *amd_iommu_pd_alloc_bitmap;
735
736
737
738
739
740extern bool amd_iommu_unmap_flush;
741
742
743extern u32 amd_iommu_max_pasid;
744
745extern bool amd_iommu_v2_present;
746
747extern bool amd_iommu_force_isolation;
748
749
750extern int amd_iommu_max_glx_val;
751
752
753
754
755
756extern void iommu_flush_all_caches(struct amd_iommu *iommu);
757
758static inline int get_ioapic_devid(int id)
759{
760 struct devid_map *entry;
761
762 list_for_each_entry(entry, &ioapic_map, list) {
763 if (entry->id == id)
764 return entry->devid;
765 }
766
767 return -EINVAL;
768}
769
770static inline int get_hpet_devid(int id)
771{
772 struct devid_map *entry;
773
774 list_for_each_entry(entry, &hpet_map, list) {
775 if (entry->id == id)
776 return entry->devid;
777 }
778
779 return -EINVAL;
780}
781
782enum amd_iommu_intr_mode_type {
783 AMD_IOMMU_GUEST_IR_LEGACY,
784
785
786
787
788
789 AMD_IOMMU_GUEST_IR_LEGACY_GA,
790 AMD_IOMMU_GUEST_IR_VAPIC,
791};
792
793#define AMD_IOMMU_GUEST_IR_GA(x) (x == AMD_IOMMU_GUEST_IR_VAPIC || \
794 x == AMD_IOMMU_GUEST_IR_LEGACY_GA)
795
796#define AMD_IOMMU_GUEST_IR_VAPIC(x) (x == AMD_IOMMU_GUEST_IR_VAPIC)
797
798union irte {
799 u32 val;
800 struct {
801 u32 valid : 1,
802 no_fault : 1,
803 int_type : 3,
804 rq_eoi : 1,
805 dm : 1,
806 rsvd_1 : 1,
807 destination : 8,
808 vector : 8,
809 rsvd_2 : 8;
810 } fields;
811};
812
813union irte_ga_lo {
814 u64 val;
815
816
817 struct {
818 u64 valid : 1,
819 no_fault : 1,
820
821 int_type : 3,
822 rq_eoi : 1,
823 dm : 1,
824
825 guest_mode : 1,
826 destination : 8,
827 rsvd : 48;
828 } fields_remap;
829
830
831 struct {
832 u64 valid : 1,
833 no_fault : 1,
834
835 ga_log_intr : 1,
836 rsvd1 : 3,
837 is_run : 1,
838
839 guest_mode : 1,
840 destination : 8,
841 rsvd2 : 16,
842 ga_tag : 32;
843 } fields_vapic;
844};
845
846union irte_ga_hi {
847 u64 val;
848 struct {
849 u64 vector : 8,
850 rsvd_1 : 4,
851 ga_root_ptr : 40,
852 rsvd_2 : 12;
853 } fields;
854};
855
856struct irte_ga {
857 union irte_ga_lo lo;
858 union irte_ga_hi hi;
859};
860
861struct irq_2_irte {
862 u16 devid;
863 u16 index;
864};
865
866struct amd_ir_data {
867 u32 cached_ga_tag;
868 struct irq_2_irte irq_2_irte;
869 struct msi_msg msi_entry;
870 void *entry;
871 void *ref;
872};
873
874struct amd_irte_ops {
875 void (*prepare)(void *, u32, u32, u8, u32, int);
876 void (*activate)(void *, u16, u16);
877 void (*deactivate)(void *, u16, u16);
878 void (*set_affinity)(void *, u16, u16, u8, u32);
879 void *(*get)(struct irq_remap_table *, int);
880 void (*set_allocated)(struct irq_remap_table *, int);
881 bool (*is_allocated)(struct irq_remap_table *, int);
882 void (*clear_allocated)(struct irq_remap_table *, int);
883};
884
885#ifdef CONFIG_IRQ_REMAP
886extern struct amd_irte_ops irte_32_ops;
887extern struct amd_irte_ops irte_128_ops;
888#endif
889
890#endif
891