1
2
3
4
5
6
7
8
9
10
11
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/pm.h>
18#include <linux/i2c.h>
19#include <linux/regmap.h>
20#include <linux/regulator/consumer.h>
21#include <linux/slab.h>
22#include <sound/core.h>
23#include <sound/pcm.h>
24#include <sound/pcm_params.h>
25#include <sound/soc.h>
26#include <sound/initval.h>
27#include <sound/tlv.h>
28#include <sound/wm8955.h>
29
30#include "wm8955.h"
31
32#define WM8955_NUM_SUPPLIES 4
33static const char *wm8955_supply_names[WM8955_NUM_SUPPLIES] = {
34 "DCVDD",
35 "DBVDD",
36 "HPVDD",
37 "AVDD",
38};
39
40
41struct wm8955_priv {
42 struct regmap *regmap;
43
44 unsigned int mclk_rate;
45
46 int deemph;
47 int fs;
48
49 struct regulator_bulk_data supplies[WM8955_NUM_SUPPLIES];
50};
51
52static const struct reg_default wm8955_reg_defaults[] = {
53 { 2, 0x0079 },
54 { 3, 0x0079 },
55 { 5, 0x0008 },
56 { 7, 0x000A },
57 { 8, 0x0000 },
58 { 10, 0x00FF },
59 { 11, 0x00FF },
60 { 12, 0x000F },
61 { 13, 0x000F },
62 { 23, 0x00C1 },
63 { 24, 0x0000 },
64 { 25, 0x0000 },
65 { 26, 0x0000 },
66 { 27, 0x0000 },
67 { 34, 0x0050 },
68 { 35, 0x0050 },
69 { 36, 0x0050 },
70 { 37, 0x0050 },
71 { 38, 0x0050 },
72 { 39, 0x0050 },
73 { 40, 0x0079 },
74 { 41, 0x0079 },
75 { 42, 0x0079 },
76 { 43, 0x0000 },
77 { 44, 0x0103 },
78 { 45, 0x0024 },
79 { 46, 0x01BA },
80 { 59, 0x0000 },
81};
82
83static bool wm8955_writeable(struct device *dev, unsigned int reg)
84{
85 switch (reg) {
86 case WM8955_LOUT1_VOLUME:
87 case WM8955_ROUT1_VOLUME:
88 case WM8955_DAC_CONTROL:
89 case WM8955_AUDIO_INTERFACE:
90 case WM8955_SAMPLE_RATE:
91 case WM8955_LEFT_DAC_VOLUME:
92 case WM8955_RIGHT_DAC_VOLUME:
93 case WM8955_BASS_CONTROL:
94 case WM8955_TREBLE_CONTROL:
95 case WM8955_RESET:
96 case WM8955_ADDITIONAL_CONTROL_1:
97 case WM8955_ADDITIONAL_CONTROL_2:
98 case WM8955_POWER_MANAGEMENT_1:
99 case WM8955_POWER_MANAGEMENT_2:
100 case WM8955_ADDITIONAL_CONTROL_3:
101 case WM8955_LEFT_OUT_MIX_1:
102 case WM8955_LEFT_OUT_MIX_2:
103 case WM8955_RIGHT_OUT_MIX_1:
104 case WM8955_RIGHT_OUT_MIX_2:
105 case WM8955_MONO_OUT_MIX_1:
106 case WM8955_MONO_OUT_MIX_2:
107 case WM8955_LOUT2_VOLUME:
108 case WM8955_ROUT2_VOLUME:
109 case WM8955_MONOOUT_VOLUME:
110 case WM8955_CLOCKING_PLL:
111 case WM8955_PLL_CONTROL_1:
112 case WM8955_PLL_CONTROL_2:
113 case WM8955_PLL_CONTROL_3:
114 case WM8955_PLL_CONTROL_4:
115 return true;
116 default:
117 return false;
118 }
119}
120
121static bool wm8955_volatile(struct device *dev, unsigned int reg)
122{
123 switch (reg) {
124 case WM8955_RESET:
125 return true;
126 default:
127 return false;
128 }
129}
130
131static int wm8955_reset(struct snd_soc_component *component)
132{
133 return snd_soc_component_write(component, WM8955_RESET, 0);
134}
135
136struct pll_factors {
137 int n;
138 int k;
139 int outdiv;
140};
141
142
143
144#define FIXED_FLL_SIZE ((1 << 22) * 10)
145
146static int wm8995_pll_factors(struct device *dev,
147 int Fref, int Fout, struct pll_factors *pll)
148{
149 u64 Kpart;
150 unsigned int K, Ndiv, Nmod, target;
151
152 dev_dbg(dev, "Fref=%u Fout=%u\n", Fref, Fout);
153
154
155
156
157
158 target = Fout * 4;
159 if (target < 90000000) {
160 pll->outdiv = 1;
161 target *= 2;
162 } else {
163 pll->outdiv = 0;
164 }
165
166 WARN_ON(target < 90000000 || target > 100000000);
167
168 dev_dbg(dev, "Fvco=%dHz\n", target);
169
170
171 Ndiv = target / Fref;
172
173 pll->n = Ndiv;
174 Nmod = target % Fref;
175 dev_dbg(dev, "Nmod=%d\n", Nmod);
176
177
178 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
179
180 do_div(Kpart, Fref);
181
182 K = Kpart & 0xFFFFFFFF;
183
184 if ((K % 10) >= 5)
185 K += 5;
186
187
188 pll->k = K / 10;
189
190 dev_dbg(dev, "N=%x K=%x OUTDIV=%x\n", pll->n, pll->k, pll->outdiv);
191
192 return 0;
193}
194
195
196
197
198static struct {
199 int mclk;
200 int fs;
201 int usb;
202 int sr;
203} clock_cfgs[] = {
204 { 18432000, 8000, 0, 3, },
205 { 18432000, 12000, 0, 9, },
206 { 18432000, 16000, 0, 11, },
207 { 18432000, 24000, 0, 29, },
208 { 18432000, 32000, 0, 13, },
209 { 18432000, 48000, 0, 1, },
210 { 18432000, 96000, 0, 15, },
211
212 { 16934400, 8018, 0, 19, },
213 { 16934400, 11025, 0, 25, },
214 { 16934400, 22050, 0, 27, },
215 { 16934400, 44100, 0, 17, },
216 { 16934400, 88200, 0, 31, },
217
218 { 12000000, 8000, 1, 2, },
219 { 12000000, 11025, 1, 25, },
220 { 12000000, 12000, 1, 8, },
221 { 12000000, 16000, 1, 10, },
222 { 12000000, 22050, 1, 27, },
223 { 12000000, 24000, 1, 28, },
224 { 12000000, 32000, 1, 12, },
225 { 12000000, 44100, 1, 17, },
226 { 12000000, 48000, 1, 0, },
227 { 12000000, 88200, 1, 31, },
228 { 12000000, 96000, 1, 14, },
229
230 { 12288000, 8000, 0, 2, },
231 { 12288000, 12000, 0, 8, },
232 { 12288000, 16000, 0, 10, },
233 { 12288000, 24000, 0, 28, },
234 { 12288000, 32000, 0, 12, },
235 { 12288000, 48000, 0, 0, },
236 { 12288000, 96000, 0, 14, },
237
238 { 12289600, 8018, 0, 18, },
239 { 12289600, 11025, 0, 24, },
240 { 12289600, 22050, 0, 26, },
241 { 11289600, 44100, 0, 16, },
242 { 11289600, 88200, 0, 31, },
243};
244
245static int wm8955_configure_clocking(struct snd_soc_component *component)
246{
247 struct wm8955_priv *wm8955 = snd_soc_component_get_drvdata(component);
248 int i, ret, val;
249 int clocking = 0;
250 int srate = 0;
251 int sr = -1;
252 struct pll_factors pll;
253
254
255 if (wm8955->fs == 0)
256 wm8955->fs = 8000;
257
258
259 for (i = 0; i < ARRAY_SIZE(clock_cfgs); i++) {
260 if (wm8955->fs != clock_cfgs[i].fs)
261 continue;
262 sr = i;
263
264 if (wm8955->mclk_rate == clock_cfgs[i].mclk)
265 break;
266 }
267
268
269 if (sr == -1) {
270 dev_err(component->dev, "Sample rate %dHz unsupported\n",
271 wm8955->fs);
272 WARN_ON(sr == -1);
273 return -EINVAL;
274 }
275
276 if (i == ARRAY_SIZE(clock_cfgs)) {
277
278
279
280
281 clocking |= WM8955_MCLKSEL;
282
283
284
285 ret = wm8995_pll_factors(component->dev, wm8955->mclk_rate,
286 clock_cfgs[sr].mclk, &pll);
287 if (ret != 0) {
288 dev_err(component->dev,
289 "Unable to generate %dHz from %dHz MCLK\n",
290 wm8955->fs, wm8955->mclk_rate);
291 return -EINVAL;
292 }
293
294 snd_soc_component_update_bits(component, WM8955_PLL_CONTROL_1,
295 WM8955_N_MASK | WM8955_K_21_18_MASK,
296 (pll.n << WM8955_N_SHIFT) |
297 pll.k >> 18);
298 snd_soc_component_update_bits(component, WM8955_PLL_CONTROL_2,
299 WM8955_K_17_9_MASK,
300 (pll.k >> 9) & WM8955_K_17_9_MASK);
301 snd_soc_component_update_bits(component, WM8955_PLL_CONTROL_3,
302 WM8955_K_8_0_MASK,
303 pll.k & WM8955_K_8_0_MASK);
304 if (pll.k)
305 snd_soc_component_update_bits(component, WM8955_PLL_CONTROL_4,
306 WM8955_KEN, WM8955_KEN);
307 else
308 snd_soc_component_update_bits(component, WM8955_PLL_CONTROL_4,
309 WM8955_KEN, 0);
310
311 if (pll.outdiv)
312 val = WM8955_PLL_RB | WM8955_PLLOUTDIV2;
313 else
314 val = WM8955_PLL_RB;
315
316
317 snd_soc_component_update_bits(component, WM8955_CLOCKING_PLL,
318 WM8955_PLL_RB | WM8955_PLLOUTDIV2, val);
319 snd_soc_component_update_bits(component, WM8955_CLOCKING_PLL,
320 WM8955_PLLEN, WM8955_PLLEN);
321 }
322
323 srate = clock_cfgs[sr].usb | (clock_cfgs[sr].sr << WM8955_SR_SHIFT);
324
325 snd_soc_component_update_bits(component, WM8955_SAMPLE_RATE,
326 WM8955_USB | WM8955_SR_MASK, srate);
327 snd_soc_component_update_bits(component, WM8955_CLOCKING_PLL,
328 WM8955_MCLKSEL, clocking);
329
330 return 0;
331}
332
333static int wm8955_sysclk(struct snd_soc_dapm_widget *w,
334 struct snd_kcontrol *kcontrol, int event)
335{
336 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
337 int ret = 0;
338
339
340
341
342 snd_soc_component_update_bits(component, WM8955_POWER_MANAGEMENT_1,
343 WM8955_DIGENB, 0);
344 snd_soc_component_update_bits(component, WM8955_CLOCKING_PLL,
345 WM8955_PLL_RB | WM8955_PLLEN, 0);
346
347 switch (event) {
348 case SND_SOC_DAPM_POST_PMD:
349 break;
350 case SND_SOC_DAPM_PRE_PMU:
351 ret = wm8955_configure_clocking(component);
352 break;
353 default:
354 ret = -EINVAL;
355 break;
356 }
357
358 return ret;
359}
360
361static int deemph_settings[] = { 0, 32000, 44100, 48000 };
362
363static int wm8955_set_deemph(struct snd_soc_component *component)
364{
365 struct wm8955_priv *wm8955 = snd_soc_component_get_drvdata(component);
366 int val, i, best;
367
368
369
370
371 if (wm8955->deemph) {
372 best = 1;
373 for (i = 2; i < ARRAY_SIZE(deemph_settings); i++) {
374 if (abs(deemph_settings[i] - wm8955->fs) <
375 abs(deemph_settings[best] - wm8955->fs))
376 best = i;
377 }
378
379 val = best << WM8955_DEEMPH_SHIFT;
380 } else {
381 val = 0;
382 }
383
384 dev_dbg(component->dev, "Set deemphasis %d\n", val);
385
386 return snd_soc_component_update_bits(component, WM8955_DAC_CONTROL,
387 WM8955_DEEMPH_MASK, val);
388}
389
390static int wm8955_get_deemph(struct snd_kcontrol *kcontrol,
391 struct snd_ctl_elem_value *ucontrol)
392{
393 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
394 struct wm8955_priv *wm8955 = snd_soc_component_get_drvdata(component);
395
396 ucontrol->value.integer.value[0] = wm8955->deemph;
397 return 0;
398}
399
400static int wm8955_put_deemph(struct snd_kcontrol *kcontrol,
401 struct snd_ctl_elem_value *ucontrol)
402{
403 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
404 struct wm8955_priv *wm8955 = snd_soc_component_get_drvdata(component);
405 unsigned int deemph = ucontrol->value.integer.value[0];
406
407 if (deemph > 1)
408 return -EINVAL;
409
410 wm8955->deemph = deemph;
411
412 return wm8955_set_deemph(component);
413}
414
415static const char *bass_mode_text[] = {
416 "Linear", "Adaptive",
417};
418
419static SOC_ENUM_SINGLE_DECL(bass_mode, WM8955_BASS_CONTROL, 7, bass_mode_text);
420
421static const char *bass_cutoff_text[] = {
422 "Low", "High"
423};
424
425static SOC_ENUM_SINGLE_DECL(bass_cutoff, WM8955_BASS_CONTROL, 6,
426 bass_cutoff_text);
427
428static const char *treble_cutoff_text[] = {
429 "High", "Low"
430};
431
432static SOC_ENUM_SINGLE_DECL(treble_cutoff, WM8955_TREBLE_CONTROL, 2,
433 treble_cutoff_text);
434
435static const DECLARE_TLV_DB_SCALE(digital_tlv, -12750, 50, 1);
436static const DECLARE_TLV_DB_SCALE(atten_tlv, -600, 600, 0);
437static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
438static const DECLARE_TLV_DB_SCALE(mono_tlv, -2100, 300, 0);
439static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
440static const DECLARE_TLV_DB_SCALE(treble_tlv, -1200, 150, 1);
441
442static const struct snd_kcontrol_new wm8955_snd_controls[] = {
443SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8955_LEFT_DAC_VOLUME,
444 WM8955_RIGHT_DAC_VOLUME, 0, 255, 0, digital_tlv),
445SOC_SINGLE_TLV("Playback Attenuation Volume", WM8955_DAC_CONTROL, 7, 1, 1,
446 atten_tlv),
447SOC_SINGLE_BOOL_EXT("DAC Deemphasis Switch", 0,
448 wm8955_get_deemph, wm8955_put_deemph),
449
450SOC_ENUM("Bass Mode", bass_mode),
451SOC_ENUM("Bass Cutoff", bass_cutoff),
452SOC_SINGLE("Bass Volume", WM8955_BASS_CONTROL, 0, 15, 1),
453
454SOC_ENUM("Treble Cutoff", treble_cutoff),
455SOC_SINGLE_TLV("Treble Volume", WM8955_TREBLE_CONTROL, 0, 14, 1, treble_tlv),
456
457SOC_SINGLE_TLV("Left Bypass Volume", WM8955_LEFT_OUT_MIX_1, 4, 7, 1,
458 bypass_tlv),
459SOC_SINGLE_TLV("Left Mono Volume", WM8955_LEFT_OUT_MIX_2, 4, 7, 1,
460 bypass_tlv),
461
462SOC_SINGLE_TLV("Right Mono Volume", WM8955_RIGHT_OUT_MIX_1, 4, 7, 1,
463 bypass_tlv),
464SOC_SINGLE_TLV("Right Bypass Volume", WM8955_RIGHT_OUT_MIX_2, 4, 7, 1,
465 bypass_tlv),
466
467
468SOC_SINGLE_TLV("Mono Left Bypass Volume", WM8955_MONO_OUT_MIX_1, 4, 7, 1,
469 mono_tlv),
470SOC_SINGLE_TLV("Mono Right Bypass Volume", WM8955_MONO_OUT_MIX_2, 4, 7, 1,
471 mono_tlv),
472
473SOC_DOUBLE_R_TLV("Headphone Volume", WM8955_LOUT1_VOLUME,
474 WM8955_ROUT1_VOLUME, 0, 127, 0, out_tlv),
475SOC_DOUBLE_R("Headphone ZC Switch", WM8955_LOUT1_VOLUME,
476 WM8955_ROUT1_VOLUME, 7, 1, 0),
477
478SOC_DOUBLE_R_TLV("Speaker Volume", WM8955_LOUT2_VOLUME,
479 WM8955_ROUT2_VOLUME, 0, 127, 0, out_tlv),
480SOC_DOUBLE_R("Speaker ZC Switch", WM8955_LOUT2_VOLUME,
481 WM8955_ROUT2_VOLUME, 7, 1, 0),
482
483SOC_SINGLE_TLV("Mono Volume", WM8955_MONOOUT_VOLUME, 0, 127, 0, out_tlv),
484SOC_SINGLE("Mono ZC Switch", WM8955_MONOOUT_VOLUME, 7, 1, 0),
485};
486
487static const struct snd_kcontrol_new lmixer[] = {
488SOC_DAPM_SINGLE("Playback Switch", WM8955_LEFT_OUT_MIX_1, 8, 1, 0),
489SOC_DAPM_SINGLE("Bypass Switch", WM8955_LEFT_OUT_MIX_1, 7, 1, 0),
490SOC_DAPM_SINGLE("Right Playback Switch", WM8955_LEFT_OUT_MIX_2, 8, 1, 0),
491SOC_DAPM_SINGLE("Mono Switch", WM8955_LEFT_OUT_MIX_2, 7, 1, 0),
492};
493
494static const struct snd_kcontrol_new rmixer[] = {
495SOC_DAPM_SINGLE("Left Playback Switch", WM8955_RIGHT_OUT_MIX_1, 8, 1, 0),
496SOC_DAPM_SINGLE("Mono Switch", WM8955_RIGHT_OUT_MIX_1, 7, 1, 0),
497SOC_DAPM_SINGLE("Playback Switch", WM8955_RIGHT_OUT_MIX_2, 8, 1, 0),
498SOC_DAPM_SINGLE("Bypass Switch", WM8955_RIGHT_OUT_MIX_2, 7, 1, 0),
499};
500
501static const struct snd_kcontrol_new mmixer[] = {
502SOC_DAPM_SINGLE("Left Playback Switch", WM8955_MONO_OUT_MIX_1, 8, 1, 0),
503SOC_DAPM_SINGLE("Left Bypass Switch", WM8955_MONO_OUT_MIX_1, 7, 1, 0),
504SOC_DAPM_SINGLE("Right Playback Switch", WM8955_MONO_OUT_MIX_2, 8, 1, 0),
505SOC_DAPM_SINGLE("Right Bypass Switch", WM8955_MONO_OUT_MIX_2, 7, 1, 0),
506};
507
508static const struct snd_soc_dapm_widget wm8955_dapm_widgets[] = {
509SND_SOC_DAPM_INPUT("MONOIN-"),
510SND_SOC_DAPM_INPUT("MONOIN+"),
511SND_SOC_DAPM_INPUT("LINEINR"),
512SND_SOC_DAPM_INPUT("LINEINL"),
513
514SND_SOC_DAPM_PGA("Mono Input", SND_SOC_NOPM, 0, 0, NULL, 0),
515
516SND_SOC_DAPM_SUPPLY("SYSCLK", WM8955_POWER_MANAGEMENT_1, 0, 1, wm8955_sysclk,
517 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
518SND_SOC_DAPM_SUPPLY("TSDEN", WM8955_ADDITIONAL_CONTROL_1, 8, 0, NULL, 0),
519
520SND_SOC_DAPM_DAC("DACL", "Playback", WM8955_POWER_MANAGEMENT_2, 8, 0),
521SND_SOC_DAPM_DAC("DACR", "Playback", WM8955_POWER_MANAGEMENT_2, 7, 0),
522
523SND_SOC_DAPM_PGA("LOUT1 PGA", WM8955_POWER_MANAGEMENT_2, 6, 0, NULL, 0),
524SND_SOC_DAPM_PGA("ROUT1 PGA", WM8955_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
525SND_SOC_DAPM_PGA("LOUT2 PGA", WM8955_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
526SND_SOC_DAPM_PGA("ROUT2 PGA", WM8955_POWER_MANAGEMENT_2, 3, 0, NULL, 0),
527SND_SOC_DAPM_PGA("MOUT PGA", WM8955_POWER_MANAGEMENT_2, 2, 0, NULL, 0),
528SND_SOC_DAPM_PGA("OUT3 PGA", WM8955_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
529
530
531SND_SOC_DAPM_MIXER("Left", SND_SOC_NOPM, 0, 0,
532 lmixer, ARRAY_SIZE(lmixer)),
533SND_SOC_DAPM_MIXER("Right", SND_SOC_NOPM, 0, 0,
534 rmixer, ARRAY_SIZE(rmixer)),
535SND_SOC_DAPM_MIXER("Mono", SND_SOC_NOPM, 0, 0,
536 mmixer, ARRAY_SIZE(mmixer)),
537
538SND_SOC_DAPM_OUTPUT("LOUT1"),
539SND_SOC_DAPM_OUTPUT("ROUT1"),
540SND_SOC_DAPM_OUTPUT("LOUT2"),
541SND_SOC_DAPM_OUTPUT("ROUT2"),
542SND_SOC_DAPM_OUTPUT("MONOOUT"),
543SND_SOC_DAPM_OUTPUT("OUT3"),
544};
545
546static const struct snd_soc_dapm_route wm8955_dapm_routes[] = {
547 { "DACL", NULL, "SYSCLK" },
548 { "DACR", NULL, "SYSCLK" },
549
550 { "Mono Input", NULL, "MONOIN-" },
551 { "Mono Input", NULL, "MONOIN+" },
552
553 { "Left", "Playback Switch", "DACL" },
554 { "Left", "Right Playback Switch", "DACR" },
555 { "Left", "Bypass Switch", "LINEINL" },
556 { "Left", "Mono Switch", "Mono Input" },
557
558 { "Right", "Playback Switch", "DACR" },
559 { "Right", "Left Playback Switch", "DACL" },
560 { "Right", "Bypass Switch", "LINEINR" },
561 { "Right", "Mono Switch", "Mono Input" },
562
563 { "Mono", "Left Playback Switch", "DACL" },
564 { "Mono", "Right Playback Switch", "DACR" },
565 { "Mono", "Left Bypass Switch", "LINEINL" },
566 { "Mono", "Right Bypass Switch", "LINEINR" },
567
568 { "LOUT1 PGA", NULL, "Left" },
569 { "LOUT1", NULL, "TSDEN" },
570 { "LOUT1", NULL, "LOUT1 PGA" },
571
572 { "ROUT1 PGA", NULL, "Right" },
573 { "ROUT1", NULL, "TSDEN" },
574 { "ROUT1", NULL, "ROUT1 PGA" },
575
576 { "LOUT2 PGA", NULL, "Left" },
577 { "LOUT2", NULL, "TSDEN" },
578 { "LOUT2", NULL, "LOUT2 PGA" },
579
580 { "ROUT2 PGA", NULL, "Right" },
581 { "ROUT2", NULL, "TSDEN" },
582 { "ROUT2", NULL, "ROUT2 PGA" },
583
584 { "MOUT PGA", NULL, "Mono" },
585 { "MONOOUT", NULL, "MOUT PGA" },
586
587
588 { "OUT3", NULL, "OUT3 PGA" },
589};
590
591static int wm8955_hw_params(struct snd_pcm_substream *substream,
592 struct snd_pcm_hw_params *params,
593 struct snd_soc_dai *dai)
594{
595 struct snd_soc_component *component = dai->component;
596 struct wm8955_priv *wm8955 = snd_soc_component_get_drvdata(component);
597 int ret;
598 int wl;
599
600 switch (params_width(params)) {
601 case 16:
602 wl = 0;
603 break;
604 case 20:
605 wl = 0x4;
606 break;
607 case 24:
608 wl = 0x8;
609 break;
610 case 32:
611 wl = 0xc;
612 break;
613 default:
614 return -EINVAL;
615 }
616 snd_soc_component_update_bits(component, WM8955_AUDIO_INTERFACE,
617 WM8955_WL_MASK, wl);
618
619 wm8955->fs = params_rate(params);
620 wm8955_set_deemph(component);
621
622
623
624
625 ret = snd_soc_component_read32(component, WM8955_POWER_MANAGEMENT_1);
626 if (ret < 0)
627 return ret;
628 if (ret & WM8955_DIGENB) {
629 snd_soc_component_update_bits(component, WM8955_POWER_MANAGEMENT_1,
630 WM8955_DIGENB, 0);
631 snd_soc_component_update_bits(component, WM8955_CLOCKING_PLL,
632 WM8955_PLL_RB | WM8955_PLLEN, 0);
633
634 wm8955_configure_clocking(component);
635 }
636
637 return 0;
638}
639
640
641static int wm8955_set_sysclk(struct snd_soc_dai *dai, int clk_id,
642 unsigned int freq, int dir)
643{
644 struct snd_soc_component *component = dai->component;
645 struct wm8955_priv *priv = snd_soc_component_get_drvdata(component);
646 int div;
647
648 switch (clk_id) {
649 case WM8955_CLK_MCLK:
650 if (freq > 15000000) {
651 priv->mclk_rate = freq /= 2;
652 div = WM8955_MCLKDIV2;
653 } else {
654 priv->mclk_rate = freq;
655 div = 0;
656 }
657
658 snd_soc_component_update_bits(component, WM8955_SAMPLE_RATE,
659 WM8955_MCLKDIV2, div);
660 break;
661
662 default:
663 return -EINVAL;
664 }
665
666 dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
667
668 return 0;
669}
670
671static int wm8955_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
672{
673 struct snd_soc_component *component = dai->component;
674 u16 aif = 0;
675
676 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
677 case SND_SOC_DAIFMT_CBS_CFS:
678 break;
679 case SND_SOC_DAIFMT_CBM_CFM:
680 aif |= WM8955_MS;
681 break;
682 default:
683 return -EINVAL;
684 }
685
686 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
687 case SND_SOC_DAIFMT_DSP_B:
688 aif |= WM8955_LRP;
689
690 case SND_SOC_DAIFMT_DSP_A:
691 aif |= 0x3;
692 break;
693 case SND_SOC_DAIFMT_I2S:
694 aif |= 0x2;
695 break;
696 case SND_SOC_DAIFMT_RIGHT_J:
697 break;
698 case SND_SOC_DAIFMT_LEFT_J:
699 aif |= 0x1;
700 break;
701 default:
702 return -EINVAL;
703 }
704
705 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
706 case SND_SOC_DAIFMT_DSP_A:
707 case SND_SOC_DAIFMT_DSP_B:
708
709 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
710 case SND_SOC_DAIFMT_NB_NF:
711 break;
712 case SND_SOC_DAIFMT_IB_NF:
713 aif |= WM8955_BCLKINV;
714 break;
715 default:
716 return -EINVAL;
717 }
718 break;
719
720 case SND_SOC_DAIFMT_I2S:
721 case SND_SOC_DAIFMT_RIGHT_J:
722 case SND_SOC_DAIFMT_LEFT_J:
723 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
724 case SND_SOC_DAIFMT_NB_NF:
725 break;
726 case SND_SOC_DAIFMT_IB_IF:
727 aif |= WM8955_BCLKINV | WM8955_LRP;
728 break;
729 case SND_SOC_DAIFMT_IB_NF:
730 aif |= WM8955_BCLKINV;
731 break;
732 case SND_SOC_DAIFMT_NB_IF:
733 aif |= WM8955_LRP;
734 break;
735 default:
736 return -EINVAL;
737 }
738 break;
739 default:
740 return -EINVAL;
741 }
742
743 snd_soc_component_update_bits(component, WM8955_AUDIO_INTERFACE,
744 WM8955_MS | WM8955_FORMAT_MASK | WM8955_BCLKINV |
745 WM8955_LRP, aif);
746
747 return 0;
748}
749
750
751static int wm8955_digital_mute(struct snd_soc_dai *codec_dai, int mute)
752{
753 struct snd_soc_component *component = codec_dai->component;
754 int val;
755
756 if (mute)
757 val = WM8955_DACMU;
758 else
759 val = 0;
760
761 snd_soc_component_update_bits(component, WM8955_DAC_CONTROL, WM8955_DACMU, val);
762
763 return 0;
764}
765
766static int wm8955_set_bias_level(struct snd_soc_component *component,
767 enum snd_soc_bias_level level)
768{
769 struct wm8955_priv *wm8955 = snd_soc_component_get_drvdata(component);
770 int ret;
771
772 switch (level) {
773 case SND_SOC_BIAS_ON:
774 break;
775
776 case SND_SOC_BIAS_PREPARE:
777
778 snd_soc_component_update_bits(component, WM8955_POWER_MANAGEMENT_1,
779 WM8955_VMIDSEL_MASK,
780 0x1 << WM8955_VMIDSEL_SHIFT);
781
782
783 snd_soc_component_update_bits(component, WM8955_ADDITIONAL_CONTROL_1,
784 WM8955_VSEL_MASK,
785 0x2 << WM8955_VSEL_SHIFT);
786 break;
787
788 case SND_SOC_BIAS_STANDBY:
789 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
790 ret = regulator_bulk_enable(ARRAY_SIZE(wm8955->supplies),
791 wm8955->supplies);
792 if (ret != 0) {
793 dev_err(component->dev,
794 "Failed to enable supplies: %d\n",
795 ret);
796 return ret;
797 }
798
799 regcache_sync(wm8955->regmap);
800
801
802 snd_soc_component_update_bits(component, WM8955_POWER_MANAGEMENT_1,
803 WM8955_VREF |
804 WM8955_VMIDSEL_MASK,
805 WM8955_VREF |
806 0x3 << WM8955_VREF_SHIFT);
807
808
809 msleep(500);
810
811
812 snd_soc_component_update_bits(component,
813 WM8955_ADDITIONAL_CONTROL_3,
814 WM8955_VROI, WM8955_VROI);
815 }
816
817
818 snd_soc_component_update_bits(component, WM8955_POWER_MANAGEMENT_1,
819 WM8955_VMIDSEL_MASK,
820 0x2 << WM8955_VMIDSEL_SHIFT);
821
822
823 snd_soc_component_update_bits(component, WM8955_ADDITIONAL_CONTROL_1,
824 WM8955_VSEL_MASK, 0);
825 break;
826
827 case SND_SOC_BIAS_OFF:
828
829 snd_soc_component_update_bits(component,
830 WM8955_ADDITIONAL_CONTROL_3,
831 WM8955_VROI, 0);
832
833
834 snd_soc_component_update_bits(component, WM8955_POWER_MANAGEMENT_1,
835 WM8955_VREF |
836 WM8955_VMIDSEL_MASK, 0);
837
838 regulator_bulk_disable(ARRAY_SIZE(wm8955->supplies),
839 wm8955->supplies);
840 break;
841 }
842 return 0;
843}
844
845#define WM8955_RATES SNDRV_PCM_RATE_8000_96000
846
847#define WM8955_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
848 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
849
850static const struct snd_soc_dai_ops wm8955_dai_ops = {
851 .set_sysclk = wm8955_set_sysclk,
852 .set_fmt = wm8955_set_fmt,
853 .hw_params = wm8955_hw_params,
854 .digital_mute = wm8955_digital_mute,
855};
856
857static struct snd_soc_dai_driver wm8955_dai = {
858 .name = "wm8955-hifi",
859 .playback = {
860 .stream_name = "Playback",
861 .channels_min = 2,
862 .channels_max = 2,
863 .rates = WM8955_RATES,
864 .formats = WM8955_FORMATS,
865 },
866 .ops = &wm8955_dai_ops,
867};
868
869static int wm8955_probe(struct snd_soc_component *component)
870{
871 struct wm8955_priv *wm8955 = snd_soc_component_get_drvdata(component);
872 struct wm8955_pdata *pdata = dev_get_platdata(component->dev);
873 int ret, i;
874
875 for (i = 0; i < ARRAY_SIZE(wm8955->supplies); i++)
876 wm8955->supplies[i].supply = wm8955_supply_names[i];
877
878 ret = devm_regulator_bulk_get(component->dev, ARRAY_SIZE(wm8955->supplies),
879 wm8955->supplies);
880 if (ret != 0) {
881 dev_err(component->dev, "Failed to request supplies: %d\n", ret);
882 return ret;
883 }
884
885 ret = regulator_bulk_enable(ARRAY_SIZE(wm8955->supplies),
886 wm8955->supplies);
887 if (ret != 0) {
888 dev_err(component->dev, "Failed to enable supplies: %d\n", ret);
889 return ret;
890 }
891
892 ret = wm8955_reset(component);
893 if (ret < 0) {
894 dev_err(component->dev, "Failed to issue reset: %d\n", ret);
895 goto err_enable;
896 }
897
898
899 snd_soc_component_update_bits(component, WM8955_LEFT_DAC_VOLUME,
900 WM8955_LDVU, WM8955_LDVU);
901 snd_soc_component_update_bits(component, WM8955_RIGHT_DAC_VOLUME,
902 WM8955_RDVU, WM8955_RDVU);
903 snd_soc_component_update_bits(component, WM8955_LOUT1_VOLUME,
904 WM8955_LO1VU | WM8955_LO1ZC,
905 WM8955_LO1VU | WM8955_LO1ZC);
906 snd_soc_component_update_bits(component, WM8955_ROUT1_VOLUME,
907 WM8955_RO1VU | WM8955_RO1ZC,
908 WM8955_RO1VU | WM8955_RO1ZC);
909 snd_soc_component_update_bits(component, WM8955_LOUT2_VOLUME,
910 WM8955_LO2VU | WM8955_LO2ZC,
911 WM8955_LO2VU | WM8955_LO2ZC);
912 snd_soc_component_update_bits(component, WM8955_ROUT2_VOLUME,
913 WM8955_RO2VU | WM8955_RO2ZC,
914 WM8955_RO2VU | WM8955_RO2ZC);
915 snd_soc_component_update_bits(component, WM8955_MONOOUT_VOLUME,
916 WM8955_MOZC, WM8955_MOZC);
917
918
919 snd_soc_component_update_bits(component, WM8955_BASS_CONTROL, WM8955_BB, WM8955_BB);
920
921
922 if (pdata) {
923 if (pdata->out2_speaker)
924 snd_soc_component_update_bits(component, WM8955_ADDITIONAL_CONTROL_2,
925 WM8955_ROUT2INV, WM8955_ROUT2INV);
926
927 if (pdata->monoin_diff)
928 snd_soc_component_update_bits(component, WM8955_MONO_OUT_MIX_1,
929 WM8955_DMEN, WM8955_DMEN);
930 }
931
932 snd_soc_component_force_bias_level(component, SND_SOC_BIAS_STANDBY);
933
934
935 regulator_bulk_disable(ARRAY_SIZE(wm8955->supplies), wm8955->supplies);
936
937 return 0;
938
939err_enable:
940 regulator_bulk_disable(ARRAY_SIZE(wm8955->supplies), wm8955->supplies);
941 return ret;
942}
943
944static const struct snd_soc_component_driver soc_component_dev_wm8955 = {
945 .probe = wm8955_probe,
946 .set_bias_level = wm8955_set_bias_level,
947 .controls = wm8955_snd_controls,
948 .num_controls = ARRAY_SIZE(wm8955_snd_controls),
949 .dapm_widgets = wm8955_dapm_widgets,
950 .num_dapm_widgets = ARRAY_SIZE(wm8955_dapm_widgets),
951 .dapm_routes = wm8955_dapm_routes,
952 .num_dapm_routes = ARRAY_SIZE(wm8955_dapm_routes),
953 .suspend_bias_off = 1,
954 .idle_bias_on = 1,
955 .use_pmdown_time = 1,
956 .endianness = 1,
957 .non_legacy_dai_naming = 1,
958};
959
960static const struct regmap_config wm8955_regmap = {
961 .reg_bits = 7,
962 .val_bits = 9,
963
964 .max_register = WM8955_MAX_REGISTER,
965 .volatile_reg = wm8955_volatile,
966 .writeable_reg = wm8955_writeable,
967
968 .cache_type = REGCACHE_RBTREE,
969 .reg_defaults = wm8955_reg_defaults,
970 .num_reg_defaults = ARRAY_SIZE(wm8955_reg_defaults),
971};
972
973static int wm8955_i2c_probe(struct i2c_client *i2c,
974 const struct i2c_device_id *id)
975{
976 struct wm8955_priv *wm8955;
977 int ret;
978
979 wm8955 = devm_kzalloc(&i2c->dev, sizeof(struct wm8955_priv),
980 GFP_KERNEL);
981 if (wm8955 == NULL)
982 return -ENOMEM;
983
984 wm8955->regmap = devm_regmap_init_i2c(i2c, &wm8955_regmap);
985 if (IS_ERR(wm8955->regmap)) {
986 ret = PTR_ERR(wm8955->regmap);
987 dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
988 ret);
989 return ret;
990 }
991
992 i2c_set_clientdata(i2c, wm8955);
993
994 ret = devm_snd_soc_register_component(&i2c->dev,
995 &soc_component_dev_wm8955, &wm8955_dai, 1);
996
997 return ret;
998}
999
1000static const struct i2c_device_id wm8955_i2c_id[] = {
1001 { "wm8955", 0 },
1002 { }
1003};
1004MODULE_DEVICE_TABLE(i2c, wm8955_i2c_id);
1005
1006static struct i2c_driver wm8955_i2c_driver = {
1007 .driver = {
1008 .name = "wm8955",
1009 },
1010 .probe = wm8955_i2c_probe,
1011 .id_table = wm8955_i2c_id,
1012};
1013
1014module_i2c_driver(wm8955_i2c_driver);
1015
1016MODULE_DESCRIPTION("ASoC WM8955 driver");
1017MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
1018MODULE_LICENSE("GPL");
1019