1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25#include <linux/pm_runtime.h>
26
27#include <drm/drmP.h>
28#include <drm/drm_crtc_helper.h>
29#include <drm/drm_plane_helper.h>
30
31#include "nouveau_drv.h"
32#include "nouveau_reg.h"
33#include "nouveau_ttm.h"
34#include "nouveau_bo.h"
35#include "nouveau_gem.h"
36#include "nouveau_encoder.h"
37#include "nouveau_connector.h"
38#include "nouveau_crtc.h"
39#include "hw.h"
40#include "nvreg.h"
41#include "nouveau_fbcon.h"
42#include "disp.h"
43
44#include <subdev/bios/pll.h>
45#include <subdev/clk.h>
46
47static int
48nv04_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
49 struct drm_framebuffer *old_fb);
50
51static void
52crtc_wr_cio_state(struct drm_crtc *crtc, struct nv04_crtc_reg *crtcstate, int index)
53{
54 NVWriteVgaCrtc(crtc->dev, nouveau_crtc(crtc)->index, index,
55 crtcstate->CRTC[index]);
56}
57
58static void nv_crtc_set_digital_vibrance(struct drm_crtc *crtc, int level)
59{
60 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
61 struct drm_device *dev = crtc->dev;
62 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
63
64 regp->CRTC[NV_CIO_CRE_CSB] = nv_crtc->saturation = level;
65 if (nv_crtc->saturation && nv_gf4_disp_arch(crtc->dev)) {
66 regp->CRTC[NV_CIO_CRE_CSB] = 0x80;
67 regp->CRTC[NV_CIO_CRE_5B] = nv_crtc->saturation << 2;
68 crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_5B);
69 }
70 crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_CSB);
71}
72
73static void nv_crtc_set_image_sharpening(struct drm_crtc *crtc, int level)
74{
75 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
76 struct drm_device *dev = crtc->dev;
77 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
78
79 nv_crtc->sharpness = level;
80 if (level < 0)
81 level += 0x40;
82 regp->ramdac_634 = level;
83 NVWriteRAMDAC(crtc->dev, nv_crtc->index, NV_PRAMDAC_634, regp->ramdac_634);
84}
85
86#define PLLSEL_VPLL1_MASK \
87 (NV_PRAMDAC_PLL_COEFF_SELECT_SOURCE_PROG_VPLL \
88 | NV_PRAMDAC_PLL_COEFF_SELECT_VCLK_RATIO_DB2)
89#define PLLSEL_VPLL2_MASK \
90 (NV_PRAMDAC_PLL_COEFF_SELECT_PLL_SOURCE_VPLL2 \
91 | NV_PRAMDAC_PLL_COEFF_SELECT_VCLK2_RATIO_DB2)
92#define PLLSEL_TV_MASK \
93 (NV_PRAMDAC_PLL_COEFF_SELECT_TV_VSCLK1 \
94 | NV_PRAMDAC_PLL_COEFF_SELECT_TV_PCLK1 \
95 | NV_PRAMDAC_PLL_COEFF_SELECT_TV_VSCLK2 \
96 | NV_PRAMDAC_PLL_COEFF_SELECT_TV_PCLK2)
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112static void nv_crtc_calc_state_ext(struct drm_crtc *crtc, struct drm_display_mode * mode, int dot_clock)
113{
114 struct drm_device *dev = crtc->dev;
115 struct nouveau_drm *drm = nouveau_drm(dev);
116 struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
117 struct nvkm_clk *clk = nvxx_clk(&drm->client.device);
118 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
119 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg;
120 struct nv04_crtc_reg *regp = &state->crtc_reg[nv_crtc->index];
121 struct nvkm_pll_vals *pv = ®p->pllvals;
122 struct nvbios_pll pll_lim;
123
124 if (nvbios_pll_parse(bios, nv_crtc->index ? PLL_VPLL1 : PLL_VPLL0,
125 &pll_lim))
126 return;
127
128
129 pv->NM2 = 0;
130
131
132
133
134
135
136
137
138
139
140
141 if (drm->client.device.info.chipset > 0x40 && dot_clock <= (pll_lim.vco1.max_freq / 2))
142 memset(&pll_lim.vco2, 0, sizeof(pll_lim.vco2));
143
144
145 if (!clk->pll_calc(clk, &pll_lim, dot_clock, pv))
146 return;
147
148 state->pllsel &= PLLSEL_VPLL1_MASK | PLLSEL_VPLL2_MASK | PLLSEL_TV_MASK;
149
150
151 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
152 state->pllsel |= NV_PRAMDAC_PLL_COEFF_SELECT_USE_VPLL2_TRUE;
153
154 if (drm->client.device.info.chipset < 0x41)
155 state->pllsel |= NV_PRAMDAC_PLL_COEFF_SELECT_SOURCE_PROG_MPLL |
156 NV_PRAMDAC_PLL_COEFF_SELECT_SOURCE_PROG_NVPLL;
157 state->pllsel |= nv_crtc->index ? PLLSEL_VPLL2_MASK : PLLSEL_VPLL1_MASK;
158
159 if (pv->NM2)
160 NV_DEBUG(drm, "vpll: n1 %d n2 %d m1 %d m2 %d log2p %d\n",
161 pv->N1, pv->N2, pv->M1, pv->M2, pv->log2P);
162 else
163 NV_DEBUG(drm, "vpll: n %d m %d log2p %d\n",
164 pv->N1, pv->M1, pv->log2P);
165
166 nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.offset);
167}
168
169static void
170nv_crtc_dpms(struct drm_crtc *crtc, int mode)
171{
172 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
173 struct drm_device *dev = crtc->dev;
174 struct nouveau_drm *drm = nouveau_drm(dev);
175 unsigned char seq1 = 0, crtc17 = 0;
176 unsigned char crtc1A;
177
178 NV_DEBUG(drm, "Setting dpms mode %d on CRTC %d\n", mode,
179 nv_crtc->index);
180
181 if (nv_crtc->last_dpms == mode)
182 return;
183
184 nv_crtc->last_dpms = mode;
185
186 if (nv_two_heads(dev))
187 NVSetOwner(dev, nv_crtc->index);
188
189
190 crtc1A = NVReadVgaCrtc(dev, nv_crtc->index,
191 NV_CIO_CRE_RPC1_INDEX) & ~0xC0;
192 switch (mode) {
193 case DRM_MODE_DPMS_STANDBY:
194
195 seq1 = 0x20;
196 crtc17 = 0x80;
197 crtc1A |= 0x80;
198 break;
199 case DRM_MODE_DPMS_SUSPEND:
200
201 seq1 = 0x20;
202 crtc17 = 0x80;
203 crtc1A |= 0x40;
204 break;
205 case DRM_MODE_DPMS_OFF:
206
207 seq1 = 0x20;
208 crtc17 = 0x00;
209 crtc1A |= 0xC0;
210 break;
211 case DRM_MODE_DPMS_ON:
212 default:
213
214 seq1 = 0x00;
215 crtc17 = 0x80;
216 break;
217 }
218
219 NVVgaSeqReset(dev, nv_crtc->index, true);
220
221 seq1 |= (NVReadVgaSeq(dev, nv_crtc->index, NV_VIO_SR_CLOCK_INDEX) & ~0x20);
222 NVWriteVgaSeq(dev, nv_crtc->index, NV_VIO_SR_CLOCK_INDEX, seq1);
223 crtc17 |= (NVReadVgaCrtc(dev, nv_crtc->index, NV_CIO_CR_MODE_INDEX) & ~0x80);
224 mdelay(10);
225 NVWriteVgaCrtc(dev, nv_crtc->index, NV_CIO_CR_MODE_INDEX, crtc17);
226 NVVgaSeqReset(dev, nv_crtc->index, false);
227
228 NVWriteVgaCrtc(dev, nv_crtc->index, NV_CIO_CRE_RPC1_INDEX, crtc1A);
229}
230
231static void
232nv_crtc_mode_set_vga(struct drm_crtc *crtc, struct drm_display_mode *mode)
233{
234 struct drm_device *dev = crtc->dev;
235 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
236 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
237 struct drm_framebuffer *fb = crtc->primary->fb;
238
239
240 int horizDisplay = (mode->crtc_hdisplay >> 3) - 1;
241 int horizStart = (mode->crtc_hsync_start >> 3) + 1;
242 int horizEnd = (mode->crtc_hsync_end >> 3) + 1;
243 int horizTotal = (mode->crtc_htotal >> 3) - 5;
244 int horizBlankStart = (mode->crtc_hdisplay >> 3) - 1;
245 int horizBlankEnd = (mode->crtc_htotal >> 3) - 1;
246 int vertDisplay = mode->crtc_vdisplay - 1;
247 int vertStart = mode->crtc_vsync_start - 1;
248 int vertEnd = mode->crtc_vsync_end - 1;
249 int vertTotal = mode->crtc_vtotal - 2;
250 int vertBlankStart = mode->crtc_vdisplay - 1;
251 int vertBlankEnd = mode->crtc_vtotal - 1;
252
253 struct drm_encoder *encoder;
254 bool fp_output = false;
255
256 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
257 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
258
259 if (encoder->crtc == crtc &&
260 (nv_encoder->dcb->type == DCB_OUTPUT_LVDS ||
261 nv_encoder->dcb->type == DCB_OUTPUT_TMDS))
262 fp_output = true;
263 }
264
265 if (fp_output) {
266 vertStart = vertTotal - 3;
267 vertEnd = vertTotal - 2;
268 vertBlankStart = vertStart;
269 horizStart = horizTotal - 5;
270 horizEnd = horizTotal - 2;
271 horizBlankEnd = horizTotal + 4;
272#if 0
273 if (dev->overlayAdaptor && drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
274
275 horizTotal += 2;
276#endif
277 }
278
279 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
280 vertTotal |= 1;
281
282#if 0
283 ErrorF("horizDisplay: 0x%X \n", horizDisplay);
284 ErrorF("horizStart: 0x%X \n", horizStart);
285 ErrorF("horizEnd: 0x%X \n", horizEnd);
286 ErrorF("horizTotal: 0x%X \n", horizTotal);
287 ErrorF("horizBlankStart: 0x%X \n", horizBlankStart);
288 ErrorF("horizBlankEnd: 0x%X \n", horizBlankEnd);
289 ErrorF("vertDisplay: 0x%X \n", vertDisplay);
290 ErrorF("vertStart: 0x%X \n", vertStart);
291 ErrorF("vertEnd: 0x%X \n", vertEnd);
292 ErrorF("vertTotal: 0x%X \n", vertTotal);
293 ErrorF("vertBlankStart: 0x%X \n", vertBlankStart);
294 ErrorF("vertBlankEnd: 0x%X \n", vertBlankEnd);
295#endif
296
297
298
299
300 if ((mode->flags & (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC))
301 && (mode->flags & (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC))) {
302
303 regp->MiscOutReg = 0x23;
304 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
305 regp->MiscOutReg |= 0x40;
306 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
307 regp->MiscOutReg |= 0x80;
308 } else {
309 int vdisplay = mode->vdisplay;
310 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
311 vdisplay *= 2;
312 if (mode->vscan > 1)
313 vdisplay *= mode->vscan;
314 if (vdisplay < 400)
315 regp->MiscOutReg = 0xA3;
316 else if (vdisplay < 480)
317 regp->MiscOutReg = 0x63;
318 else if (vdisplay < 768)
319 regp->MiscOutReg = 0xE3;
320 else
321 regp->MiscOutReg = 0x23;
322 }
323
324
325
326
327 regp->Sequencer[NV_VIO_SR_RESET_INDEX] = 0x00;
328
329 if (mode->flags & DRM_MODE_FLAG_CLKDIV2)
330 regp->Sequencer[NV_VIO_SR_CLOCK_INDEX] = 0x29;
331 else
332 regp->Sequencer[NV_VIO_SR_CLOCK_INDEX] = 0x21;
333 regp->Sequencer[NV_VIO_SR_PLANE_MASK_INDEX] = 0x0F;
334 regp->Sequencer[NV_VIO_SR_CHAR_MAP_INDEX] = 0x00;
335 regp->Sequencer[NV_VIO_SR_MEM_MODE_INDEX] = 0x0E;
336
337
338
339
340 regp->CRTC[NV_CIO_CR_HDT_INDEX] = horizTotal;
341 regp->CRTC[NV_CIO_CR_HDE_INDEX] = horizDisplay;
342 regp->CRTC[NV_CIO_CR_HBS_INDEX] = horizBlankStart;
343 regp->CRTC[NV_CIO_CR_HBE_INDEX] = (1 << 7) |
344 XLATE(horizBlankEnd, 0, NV_CIO_CR_HBE_4_0);
345 regp->CRTC[NV_CIO_CR_HRS_INDEX] = horizStart;
346 regp->CRTC[NV_CIO_CR_HRE_INDEX] = XLATE(horizBlankEnd, 5, NV_CIO_CR_HRE_HBE_5) |
347 XLATE(horizEnd, 0, NV_CIO_CR_HRE_4_0);
348 regp->CRTC[NV_CIO_CR_VDT_INDEX] = vertTotal;
349 regp->CRTC[NV_CIO_CR_OVL_INDEX] = XLATE(vertStart, 9, NV_CIO_CR_OVL_VRS_9) |
350 XLATE(vertDisplay, 9, NV_CIO_CR_OVL_VDE_9) |
351 XLATE(vertTotal, 9, NV_CIO_CR_OVL_VDT_9) |
352 (1 << 4) |
353 XLATE(vertBlankStart, 8, NV_CIO_CR_OVL_VBS_8) |
354 XLATE(vertStart, 8, NV_CIO_CR_OVL_VRS_8) |
355 XLATE(vertDisplay, 8, NV_CIO_CR_OVL_VDE_8) |
356 XLATE(vertTotal, 8, NV_CIO_CR_OVL_VDT_8);
357 regp->CRTC[NV_CIO_CR_RSAL_INDEX] = 0x00;
358 regp->CRTC[NV_CIO_CR_CELL_HT_INDEX] = ((mode->flags & DRM_MODE_FLAG_DBLSCAN) ? MASK(NV_CIO_CR_CELL_HT_SCANDBL) : 0) |
359 1 << 6 |
360 XLATE(vertBlankStart, 9, NV_CIO_CR_CELL_HT_VBS_9);
361 regp->CRTC[NV_CIO_CR_CURS_ST_INDEX] = 0x00;
362 regp->CRTC[NV_CIO_CR_CURS_END_INDEX] = 0x00;
363 regp->CRTC[NV_CIO_CR_SA_HI_INDEX] = 0x00;
364 regp->CRTC[NV_CIO_CR_SA_LO_INDEX] = 0x00;
365 regp->CRTC[NV_CIO_CR_TCOFF_HI_INDEX] = 0x00;
366 regp->CRTC[NV_CIO_CR_TCOFF_LO_INDEX] = 0x00;
367 regp->CRTC[NV_CIO_CR_VRS_INDEX] = vertStart;
368 regp->CRTC[NV_CIO_CR_VRE_INDEX] = 1 << 5 | XLATE(vertEnd, 0, NV_CIO_CR_VRE_3_0);
369 regp->CRTC[NV_CIO_CR_VDE_INDEX] = vertDisplay;
370
371 regp->CRTC[NV_CIO_CR_OFFSET_INDEX] = fb->pitches[0] / 8;
372 regp->CRTC[NV_CIO_CR_ULINE_INDEX] = 0x00;
373 regp->CRTC[NV_CIO_CR_VBS_INDEX] = vertBlankStart;
374 regp->CRTC[NV_CIO_CR_VBE_INDEX] = vertBlankEnd;
375 regp->CRTC[NV_CIO_CR_MODE_INDEX] = 0x43;
376 regp->CRTC[NV_CIO_CR_LCOMP_INDEX] = 0xff;
377
378
379
380
381
382
383 regp->CRTC[NV_CIO_CRE_RPC0_INDEX] =
384 XLATE(fb->pitches[0] / 8, 8, NV_CIO_CRE_RPC0_OFFSET_10_8);
385 regp->CRTC[NV_CIO_CRE_42] =
386 XLATE(fb->pitches[0] / 8, 11, NV_CIO_CRE_42_OFFSET_11);
387 regp->CRTC[NV_CIO_CRE_RPC1_INDEX] = mode->crtc_hdisplay < 1280 ?
388 MASK(NV_CIO_CRE_RPC1_LARGE) : 0x00;
389 regp->CRTC[NV_CIO_CRE_LSR_INDEX] = XLATE(horizBlankEnd, 6, NV_CIO_CRE_LSR_HBE_6) |
390 XLATE(vertBlankStart, 10, NV_CIO_CRE_LSR_VBS_10) |
391 XLATE(vertStart, 10, NV_CIO_CRE_LSR_VRS_10) |
392 XLATE(vertDisplay, 10, NV_CIO_CRE_LSR_VDE_10) |
393 XLATE(vertTotal, 10, NV_CIO_CRE_LSR_VDT_10);
394 regp->CRTC[NV_CIO_CRE_HEB__INDEX] = XLATE(horizStart, 8, NV_CIO_CRE_HEB_HRS_8) |
395 XLATE(horizBlankStart, 8, NV_CIO_CRE_HEB_HBS_8) |
396 XLATE(horizDisplay, 8, NV_CIO_CRE_HEB_HDE_8) |
397 XLATE(horizTotal, 8, NV_CIO_CRE_HEB_HDT_8);
398 regp->CRTC[NV_CIO_CRE_EBR_INDEX] = XLATE(vertBlankStart, 11, NV_CIO_CRE_EBR_VBS_11) |
399 XLATE(vertStart, 11, NV_CIO_CRE_EBR_VRS_11) |
400 XLATE(vertDisplay, 11, NV_CIO_CRE_EBR_VDE_11) |
401 XLATE(vertTotal, 11, NV_CIO_CRE_EBR_VDT_11);
402
403 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
404 horizTotal = (horizTotal >> 1) & ~1;
405 regp->CRTC[NV_CIO_CRE_ILACE__INDEX] = horizTotal;
406 regp->CRTC[NV_CIO_CRE_HEB__INDEX] |= XLATE(horizTotal, 8, NV_CIO_CRE_HEB_ILC_8);
407 } else
408 regp->CRTC[NV_CIO_CRE_ILACE__INDEX] = 0xff;
409
410
411
412
413 regp->Graphics[NV_VIO_GX_SR_INDEX] = 0x00;
414 regp->Graphics[NV_VIO_GX_SREN_INDEX] = 0x00;
415 regp->Graphics[NV_VIO_GX_CCOMP_INDEX] = 0x00;
416 regp->Graphics[NV_VIO_GX_ROP_INDEX] = 0x00;
417 regp->Graphics[NV_VIO_GX_READ_MAP_INDEX] = 0x00;
418 regp->Graphics[NV_VIO_GX_MODE_INDEX] = 0x40;
419 regp->Graphics[NV_VIO_GX_MISC_INDEX] = 0x05;
420 regp->Graphics[NV_VIO_GX_DONT_CARE_INDEX] = 0x0F;
421 regp->Graphics[NV_VIO_GX_BIT_MASK_INDEX] = 0xFF;
422
423 regp->Attribute[0] = 0x00;
424 regp->Attribute[1] = 0x01;
425 regp->Attribute[2] = 0x02;
426 regp->Attribute[3] = 0x03;
427 regp->Attribute[4] = 0x04;
428 regp->Attribute[5] = 0x05;
429 regp->Attribute[6] = 0x06;
430 regp->Attribute[7] = 0x07;
431 regp->Attribute[8] = 0x08;
432 regp->Attribute[9] = 0x09;
433 regp->Attribute[10] = 0x0A;
434 regp->Attribute[11] = 0x0B;
435 regp->Attribute[12] = 0x0C;
436 regp->Attribute[13] = 0x0D;
437 regp->Attribute[14] = 0x0E;
438 regp->Attribute[15] = 0x0F;
439 regp->Attribute[NV_CIO_AR_MODE_INDEX] = 0x01;
440
441 regp->Attribute[NV_CIO_AR_OSCAN_INDEX] = 0x00;
442 regp->Attribute[NV_CIO_AR_PLANE_INDEX] = 0x0F;
443 regp->Attribute[NV_CIO_AR_HPP_INDEX] = 0x00;
444 regp->Attribute[NV_CIO_AR_CSEL_INDEX] = 0x00;
445}
446
447
448
449
450
451
452
453
454
455static void
456nv_crtc_mode_set_regs(struct drm_crtc *crtc, struct drm_display_mode * mode)
457{
458 struct drm_device *dev = crtc->dev;
459 struct nouveau_drm *drm = nouveau_drm(dev);
460 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
461 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
462 struct nv04_crtc_reg *savep = &nv04_display(dev)->saved_reg.crtc_reg[nv_crtc->index];
463 const struct drm_framebuffer *fb = crtc->primary->fb;
464 struct drm_encoder *encoder;
465 bool lvds_output = false, tmds_output = false, tv_output = false,
466 off_chip_digital = false;
467
468 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
469 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
470 bool digital = false;
471
472 if (encoder->crtc != crtc)
473 continue;
474
475 if (nv_encoder->dcb->type == DCB_OUTPUT_LVDS)
476 digital = lvds_output = true;
477 if (nv_encoder->dcb->type == DCB_OUTPUT_TV)
478 tv_output = true;
479 if (nv_encoder->dcb->type == DCB_OUTPUT_TMDS)
480 digital = tmds_output = true;
481 if (nv_encoder->dcb->location != DCB_LOC_ON_CHIP && digital)
482 off_chip_digital = true;
483 }
484
485
486
487
488
489 regp->CRTC[NV_CIO_CRE_ENH_INDEX] = savep->CRTC[NV_CIO_CRE_ENH_INDEX] & ~(1<<5);
490
491 regp->crtc_eng_ctrl = 0;
492
493 if (nv_crtc->index == 0)
494 regp->crtc_eng_ctrl |= NV_CRTC_FSEL_I2C;
495#if 0
496
497 if (dev->overlayAdaptor) {
498 NVPortPrivPtr pPriv = GET_OVERLAY_PRIVATE(dev);
499 if (pPriv->overlayCRTC == nv_crtc->index)
500 regp->crtc_eng_ctrl |= NV_CRTC_FSEL_OVERLAY;
501 }
502#endif
503
504
505 regp->cursor_cfg = NV_PCRTC_CURSOR_CONFIG_CUR_LINES_64 |
506 NV_PCRTC_CURSOR_CONFIG_CUR_PIXELS_64 |
507 NV_PCRTC_CURSOR_CONFIG_ADDRESS_SPACE_PNVM;
508 if (drm->client.device.info.chipset >= 0x11)
509 regp->cursor_cfg |= NV_PCRTC_CURSOR_CONFIG_CUR_BPP_32;
510 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
511 regp->cursor_cfg |= NV_PCRTC_CURSOR_CONFIG_DOUBLE_SCAN_ENABLE;
512
513
514 regp->CRTC[NV_CIO_CRE_53] = 0;
515 regp->CRTC[NV_CIO_CRE_54] = 0;
516
517
518 if (lvds_output)
519 regp->CRTC[NV_CIO_CRE_SCRATCH3__INDEX] = 0x11;
520 else if (tmds_output)
521 regp->CRTC[NV_CIO_CRE_SCRATCH3__INDEX] = 0x88;
522 else
523 regp->CRTC[NV_CIO_CRE_SCRATCH3__INDEX] = 0x22;
524
525
526
527 regp->CRTC[NV_CIO_CRE_SCRATCH4__INDEX] = savep->CRTC[NV_CIO_CRE_SCRATCH4__INDEX];
528
529 nv_crtc_set_digital_vibrance(crtc, nv_crtc->saturation);
530
531
532
533
534
535
536 if (nv_crtc->index == 0)
537 regp->CRTC[NV_CIO_CRE_4B] = savep->CRTC[NV_CIO_CRE_4B] | 0x80;
538
539
540
541 regp->CRTC[NV_CIO_CRE_TVOUT_LATENCY] = nv04_display(dev)->saved_reg.crtc_reg[0].CRTC[NV_CIO_CRE_TVOUT_LATENCY];
542 if (!nv_crtc->index)
543 regp->CRTC[NV_CIO_CRE_TVOUT_LATENCY] += 4;
544
545
546
547 regp->CRTC[NV_CIO_CRE_59] = off_chip_digital;
548
549 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
550 regp->CRTC[0x9f] = off_chip_digital ? 0x11 : 0x1;
551
552 regp->crtc_830 = mode->crtc_vdisplay - 3;
553 regp->crtc_834 = mode->crtc_vdisplay - 1;
554
555 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
556
557 regp->crtc_850 = NVReadCRTC(dev, 0, NV_PCRTC_850);
558
559 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
560 regp->gpio_ext = NVReadCRTC(dev, 0, NV_PCRTC_GPIO_EXT);
561
562 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
563 regp->crtc_cfg = NV10_PCRTC_CONFIG_START_ADDRESS_HSYNC;
564 else
565 regp->crtc_cfg = NV04_PCRTC_CONFIG_START_ADDRESS_HSYNC;
566
567
568 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
569 regp->CRTC[NV_CIO_CRE_85] = 0xFF;
570 regp->CRTC[NV_CIO_CRE_86] = 0x1;
571 }
572
573 regp->CRTC[NV_CIO_CRE_PIXEL_INDEX] = (fb->format->depth + 1) / 8;
574
575 if (lvds_output || tmds_output || tv_output)
576 regp->CRTC[NV_CIO_CRE_PIXEL_INDEX] |= (1 << 7);
577
578
579
580 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
581
582 regp->nv10_cursync = (1 << 25);
583
584 regp->ramdac_gen_ctrl = NV_PRAMDAC_GENERAL_CONTROL_BPC_8BITS |
585 NV_PRAMDAC_GENERAL_CONTROL_VGA_STATE_SEL |
586 NV_PRAMDAC_GENERAL_CONTROL_PIXMIX_ON;
587 if (fb->format->depth == 16)
588 regp->ramdac_gen_ctrl |= NV_PRAMDAC_GENERAL_CONTROL_ALT_MODE_SEL;
589 if (drm->client.device.info.chipset >= 0x11)
590 regp->ramdac_gen_ctrl |= NV_PRAMDAC_GENERAL_CONTROL_PIPE_LONG;
591
592 regp->ramdac_630 = 0;
593 regp->tv_setup = 0;
594
595 nv_crtc_set_image_sharpening(crtc, nv_crtc->sharpness);
596
597
598 regp->ramdac_8c0 = 0x100;
599 regp->ramdac_a20 = 0x0;
600 regp->ramdac_a24 = 0xfffff;
601 regp->ramdac_a34 = 0x1;
602}
603
604static int
605nv_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
606{
607 struct nv04_display *disp = nv04_display(crtc->dev);
608 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
609 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
610 int ret;
611
612 ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, false);
613 if (ret == 0) {
614 if (disp->image[nv_crtc->index])
615 nouveau_bo_unpin(disp->image[nv_crtc->index]);
616 nouveau_bo_ref(nvfb->nvbo, &disp->image[nv_crtc->index]);
617 }
618
619 return ret;
620}
621
622
623
624
625
626
627
628
629
630static int
631nv_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *mode,
632 struct drm_display_mode *adjusted_mode,
633 int x, int y, struct drm_framebuffer *old_fb)
634{
635 struct drm_device *dev = crtc->dev;
636 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
637 struct nouveau_drm *drm = nouveau_drm(dev);
638 int ret;
639
640 NV_DEBUG(drm, "CTRC mode on CRTC %d:\n", nv_crtc->index);
641 drm_mode_debug_printmodeline(adjusted_mode);
642
643 ret = nv_crtc_swap_fbs(crtc, old_fb);
644 if (ret)
645 return ret;
646
647
648 nv_lock_vga_crtc_shadow(dev, nv_crtc->index, -1);
649
650 nv_crtc_mode_set_vga(crtc, adjusted_mode);
651
652 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
653 NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, nv04_display(dev)->mode_reg.sel_clk);
654 nv_crtc_mode_set_regs(crtc, adjusted_mode);
655 nv_crtc_calc_state_ext(crtc, mode, adjusted_mode->clock);
656 return 0;
657}
658
659static void nv_crtc_save(struct drm_crtc *crtc)
660{
661 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
662 struct drm_device *dev = crtc->dev;
663 struct nv04_mode_state *state = &nv04_display(dev)->mode_reg;
664 struct nv04_crtc_reg *crtc_state = &state->crtc_reg[nv_crtc->index];
665 struct nv04_mode_state *saved = &nv04_display(dev)->saved_reg;
666 struct nv04_crtc_reg *crtc_saved = &saved->crtc_reg[nv_crtc->index];
667
668 if (nv_two_heads(crtc->dev))
669 NVSetOwner(crtc->dev, nv_crtc->index);
670
671 nouveau_hw_save_state(crtc->dev, nv_crtc->index, saved);
672
673
674 state->sel_clk = saved->sel_clk & ~(0x5 << 16);
675 crtc_state->CRTC[NV_CIO_CRE_LCD__INDEX] = crtc_saved->CRTC[NV_CIO_CRE_LCD__INDEX];
676 state->pllsel = saved->pllsel & ~(PLLSEL_VPLL1_MASK | PLLSEL_VPLL2_MASK | PLLSEL_TV_MASK);
677 crtc_state->gpio_ext = crtc_saved->gpio_ext;
678}
679
680static void nv_crtc_restore(struct drm_crtc *crtc)
681{
682 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
683 struct drm_device *dev = crtc->dev;
684 int head = nv_crtc->index;
685 uint8_t saved_cr21 = nv04_display(dev)->saved_reg.crtc_reg[head].CRTC[NV_CIO_CRE_21];
686
687 if (nv_two_heads(crtc->dev))
688 NVSetOwner(crtc->dev, head);
689
690 nouveau_hw_load_state(crtc->dev, head, &nv04_display(dev)->saved_reg);
691 nv_lock_vga_crtc_shadow(crtc->dev, head, saved_cr21);
692
693 nv_crtc->last_dpms = NV_DPMS_CLEARED;
694}
695
696static void nv_crtc_prepare(struct drm_crtc *crtc)
697{
698 struct drm_device *dev = crtc->dev;
699 struct nouveau_drm *drm = nouveau_drm(dev);
700 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
701 const struct drm_crtc_helper_funcs *funcs = crtc->helper_private;
702
703 if (nv_two_heads(dev))
704 NVSetOwner(dev, nv_crtc->index);
705
706 drm_crtc_vblank_off(crtc);
707 funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
708
709 NVBlankScreen(dev, nv_crtc->index, true);
710
711
712 NVWriteCRTC(dev, nv_crtc->index, NV_PCRTC_CONFIG, NV_PCRTC_CONFIG_START_ADDRESS_NON_VGA);
713 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
714 uint32_t reg900 = NVReadRAMDAC(dev, nv_crtc->index, NV_PRAMDAC_900);
715 NVWriteRAMDAC(dev, nv_crtc->index, NV_PRAMDAC_900, reg900 & ~0x10000);
716 }
717}
718
719static void nv_crtc_commit(struct drm_crtc *crtc)
720{
721 struct drm_device *dev = crtc->dev;
722 const struct drm_crtc_helper_funcs *funcs = crtc->helper_private;
723 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
724
725 nouveau_hw_load_state(dev, nv_crtc->index, &nv04_display(dev)->mode_reg);
726 nv04_crtc_mode_set_base(crtc, crtc->x, crtc->y, NULL);
727
728#ifdef __BIG_ENDIAN
729
730 {
731 uint8_t tmp = NVReadVgaCrtc(dev, nv_crtc->index, NV_CIO_CRE_RCR);
732 tmp |= MASK(NV_CIO_CRE_RCR_ENDIAN_BIG);
733 NVWriteVgaCrtc(dev, nv_crtc->index, NV_CIO_CRE_RCR, tmp);
734 }
735#endif
736
737 funcs->dpms(crtc, DRM_MODE_DPMS_ON);
738 drm_crtc_vblank_on(crtc);
739}
740
741static void nv_crtc_destroy(struct drm_crtc *crtc)
742{
743 struct nv04_display *disp = nv04_display(crtc->dev);
744 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
745
746 if (!nv_crtc)
747 return;
748
749 drm_crtc_cleanup(crtc);
750
751 if (disp->image[nv_crtc->index])
752 nouveau_bo_unpin(disp->image[nv_crtc->index]);
753 nouveau_bo_ref(NULL, &disp->image[nv_crtc->index]);
754
755 nouveau_bo_unmap(nv_crtc->cursor.nvbo);
756 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
757 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
758 kfree(nv_crtc);
759}
760
761static void
762nv_crtc_gamma_load(struct drm_crtc *crtc)
763{
764 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
765 struct drm_device *dev = nv_crtc->base.dev;
766 struct rgb { uint8_t r, g, b; } __attribute__((packed)) *rgbs;
767 u16 *r, *g, *b;
768 int i;
769
770 rgbs = (struct rgb *)nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index].DAC;
771 r = crtc->gamma_store;
772 g = r + crtc->gamma_size;
773 b = g + crtc->gamma_size;
774
775 for (i = 0; i < 256; i++) {
776 rgbs[i].r = *r++ >> 8;
777 rgbs[i].g = *g++ >> 8;
778 rgbs[i].b = *b++ >> 8;
779 }
780
781 nouveau_hw_load_state_palette(dev, nv_crtc->index, &nv04_display(dev)->mode_reg);
782}
783
784static void
785nv_crtc_disable(struct drm_crtc *crtc)
786{
787 struct nv04_display *disp = nv04_display(crtc->dev);
788 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
789 if (disp->image[nv_crtc->index])
790 nouveau_bo_unpin(disp->image[nv_crtc->index]);
791 nouveau_bo_ref(NULL, &disp->image[nv_crtc->index]);
792}
793
794static int
795nv_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
796 uint32_t size,
797 struct drm_modeset_acquire_ctx *ctx)
798{
799 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
800
801
802
803
804
805
806 if (!nv_crtc->base.primary->fb) {
807 nv_crtc->lut.depth = 0;
808 return 0;
809 }
810
811 nv_crtc_gamma_load(crtc);
812
813 return 0;
814}
815
816static int
817nv04_crtc_do_mode_set_base(struct drm_crtc *crtc,
818 struct drm_framebuffer *passed_fb,
819 int x, int y, bool atomic)
820{
821 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
822 struct drm_device *dev = crtc->dev;
823 struct nouveau_drm *drm = nouveau_drm(dev);
824 struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
825 struct drm_framebuffer *drm_fb;
826 struct nouveau_framebuffer *fb;
827 int arb_burst, arb_lwm;
828
829 NV_DEBUG(drm, "index %d\n", nv_crtc->index);
830
831
832 if (!atomic && !crtc->primary->fb) {
833 NV_DEBUG(drm, "No FB bound\n");
834 return 0;
835 }
836
837
838
839
840 if (atomic) {
841 drm_fb = passed_fb;
842 fb = nouveau_framebuffer(passed_fb);
843 } else {
844 drm_fb = crtc->primary->fb;
845 fb = nouveau_framebuffer(crtc->primary->fb);
846 }
847
848 nv_crtc->fb.offset = fb->nvbo->bo.offset;
849
850 if (nv_crtc->lut.depth != drm_fb->format->depth) {
851 nv_crtc->lut.depth = drm_fb->format->depth;
852 nv_crtc_gamma_load(crtc);
853 }
854
855
856 regp->CRTC[NV_CIO_CRE_PIXEL_INDEX] &= ~3;
857 regp->CRTC[NV_CIO_CRE_PIXEL_INDEX] |= (drm_fb->format->depth + 1) / 8;
858 regp->ramdac_gen_ctrl &= ~NV_PRAMDAC_GENERAL_CONTROL_ALT_MODE_SEL;
859 if (drm_fb->format->depth == 16)
860 regp->ramdac_gen_ctrl |= NV_PRAMDAC_GENERAL_CONTROL_ALT_MODE_SEL;
861 crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_PIXEL_INDEX);
862 NVWriteRAMDAC(dev, nv_crtc->index, NV_PRAMDAC_GENERAL_CONTROL,
863 regp->ramdac_gen_ctrl);
864
865 regp->CRTC[NV_CIO_CR_OFFSET_INDEX] = drm_fb->pitches[0] >> 3;
866 regp->CRTC[NV_CIO_CRE_RPC0_INDEX] =
867 XLATE(drm_fb->pitches[0] >> 3, 8, NV_CIO_CRE_RPC0_OFFSET_10_8);
868 regp->CRTC[NV_CIO_CRE_42] =
869 XLATE(drm_fb->pitches[0] / 8, 11, NV_CIO_CRE_42_OFFSET_11);
870 crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_RPC0_INDEX);
871 crtc_wr_cio_state(crtc, regp, NV_CIO_CR_OFFSET_INDEX);
872 crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_42);
873
874
875 regp->fb_start = nv_crtc->fb.offset & ~3;
876 regp->fb_start += (y * drm_fb->pitches[0]) + (x * drm_fb->format->cpp[0]);
877 nv_set_crtc_base(dev, nv_crtc->index, regp->fb_start);
878
879
880 nouveau_calc_arb(dev, crtc->mode.clock, drm_fb->format->cpp[0] * 8,
881 &arb_burst, &arb_lwm);
882
883 regp->CRTC[NV_CIO_CRE_FF_INDEX] = arb_burst;
884 regp->CRTC[NV_CIO_CRE_FFLWM__INDEX] = arb_lwm & 0xff;
885 crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_FF_INDEX);
886 crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_FFLWM__INDEX);
887
888 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_KELVIN) {
889 regp->CRTC[NV_CIO_CRE_47] = arb_lwm >> 8;
890 crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_47);
891 }
892
893 return 0;
894}
895
896static int
897nv04_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
898 struct drm_framebuffer *old_fb)
899{
900 int ret = nv_crtc_swap_fbs(crtc, old_fb);
901 if (ret)
902 return ret;
903 return nv04_crtc_do_mode_set_base(crtc, old_fb, x, y, false);
904}
905
906static int
907nv04_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
908 struct drm_framebuffer *fb,
909 int x, int y, enum mode_set_atomic state)
910{
911 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
912 struct drm_device *dev = drm->dev;
913
914 if (state == ENTER_ATOMIC_MODE_SET)
915 nouveau_fbcon_accel_save_disable(dev);
916 else
917 nouveau_fbcon_accel_restore(dev);
918
919 return nv04_crtc_do_mode_set_base(crtc, fb, x, y, true);
920}
921
922static void nv04_cursor_upload(struct drm_device *dev, struct nouveau_bo *src,
923 struct nouveau_bo *dst)
924{
925 int width = nv_cursor_width(dev);
926 uint32_t pixel;
927 int i, j;
928
929 for (i = 0; i < width; i++) {
930 for (j = 0; j < width; j++) {
931 pixel = nouveau_bo_rd32(src, i*64 + j);
932
933 nouveau_bo_wr16(dst, i*width + j, (pixel & 0x80000000) >> 16
934 | (pixel & 0xf80000) >> 9
935 | (pixel & 0xf800) >> 6
936 | (pixel & 0xf8) >> 3);
937 }
938 }
939}
940
941static void nv11_cursor_upload(struct drm_device *dev, struct nouveau_bo *src,
942 struct nouveau_bo *dst)
943{
944 uint32_t pixel;
945 int alpha, i;
946
947
948
949
950
951
952
953 for (i = 0; i < 64 * 64; i++) {
954 pixel = nouveau_bo_rd32(src, i);
955
956
957
958
959
960
961 alpha = pixel >> 24;
962 if (alpha > 0 && alpha < 255)
963 pixel = (pixel & 0x00ffffff) | ((alpha + 1) << 24);
964
965#ifdef __BIG_ENDIAN
966 {
967 struct nouveau_drm *drm = nouveau_drm(dev);
968
969 if (drm->client.device.info.chipset == 0x11) {
970 pixel = ((pixel & 0x000000ff) << 24) |
971 ((pixel & 0x0000ff00) << 8) |
972 ((pixel & 0x00ff0000) >> 8) |
973 ((pixel & 0xff000000) >> 24);
974 }
975 }
976#endif
977
978 nouveau_bo_wr32(dst, i, pixel);
979 }
980}
981
982static int
983nv04_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
984 uint32_t buffer_handle, uint32_t width, uint32_t height)
985{
986 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
987 struct drm_device *dev = drm->dev;
988 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
989 struct nouveau_bo *cursor = NULL;
990 struct drm_gem_object *gem;
991 int ret = 0;
992
993 if (!buffer_handle) {
994 nv_crtc->cursor.hide(nv_crtc, true);
995 return 0;
996 }
997
998 if (width != 64 || height != 64)
999 return -EINVAL;
1000
1001 gem = drm_gem_object_lookup(file_priv, buffer_handle);
1002 if (!gem)
1003 return -ENOENT;
1004 cursor = nouveau_gem_object(gem);
1005
1006 ret = nouveau_bo_map(cursor);
1007 if (ret)
1008 goto out;
1009
1010 if (drm->client.device.info.chipset >= 0x11)
1011 nv11_cursor_upload(dev, cursor, nv_crtc->cursor.nvbo);
1012 else
1013 nv04_cursor_upload(dev, cursor, nv_crtc->cursor.nvbo);
1014
1015 nouveau_bo_unmap(cursor);
1016 nv_crtc->cursor.offset = nv_crtc->cursor.nvbo->bo.offset;
1017 nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.offset);
1018 nv_crtc->cursor.show(nv_crtc, true);
1019out:
1020 drm_gem_object_put_unlocked(gem);
1021 return ret;
1022}
1023
1024static int
1025nv04_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1026{
1027 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1028
1029 nv_crtc->cursor.set_pos(nv_crtc, x, y);
1030 return 0;
1031}
1032
1033static int
1034nouveau_crtc_set_config(struct drm_mode_set *set,
1035 struct drm_modeset_acquire_ctx *ctx)
1036{
1037 struct drm_device *dev;
1038 struct nouveau_drm *drm;
1039 int ret;
1040 struct drm_crtc *crtc;
1041 bool active = false;
1042 if (!set || !set->crtc)
1043 return -EINVAL;
1044
1045 dev = set->crtc->dev;
1046
1047
1048 ret = pm_runtime_get_sync(dev->dev);
1049 if (ret < 0 && ret != -EACCES)
1050 return ret;
1051
1052 ret = drm_crtc_helper_set_config(set, ctx);
1053
1054 drm = nouveau_drm(dev);
1055
1056
1057 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1058 if (crtc->enabled)
1059 active = true;
1060 }
1061
1062 pm_runtime_mark_last_busy(dev->dev);
1063
1064
1065 if (active && !drm->have_disp_power_ref) {
1066 drm->have_disp_power_ref = true;
1067 return ret;
1068 }
1069
1070
1071 if (!active && drm->have_disp_power_ref) {
1072 pm_runtime_put_autosuspend(dev->dev);
1073 drm->have_disp_power_ref = false;
1074 }
1075
1076 pm_runtime_put_autosuspend(dev->dev);
1077 return ret;
1078}
1079
1080static const struct drm_crtc_funcs nv04_crtc_funcs = {
1081 .cursor_set = nv04_crtc_cursor_set,
1082 .cursor_move = nv04_crtc_cursor_move,
1083 .gamma_set = nv_crtc_gamma_set,
1084 .set_config = nouveau_crtc_set_config,
1085 .page_flip = nouveau_crtc_page_flip,
1086 .destroy = nv_crtc_destroy,
1087};
1088
1089static const struct drm_crtc_helper_funcs nv04_crtc_helper_funcs = {
1090 .dpms = nv_crtc_dpms,
1091 .prepare = nv_crtc_prepare,
1092 .commit = nv_crtc_commit,
1093 .mode_set = nv_crtc_mode_set,
1094 .mode_set_base = nv04_crtc_mode_set_base,
1095 .mode_set_base_atomic = nv04_crtc_mode_set_base_atomic,
1096 .disable = nv_crtc_disable,
1097};
1098
1099static const uint32_t modeset_formats[] = {
1100 DRM_FORMAT_XRGB8888,
1101 DRM_FORMAT_RGB565,
1102 DRM_FORMAT_XRGB1555,
1103};
1104
1105static struct drm_plane *
1106create_primary_plane(struct drm_device *dev)
1107{
1108 struct drm_plane *primary;
1109 int ret;
1110
1111 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
1112 if (primary == NULL) {
1113 DRM_DEBUG_KMS("Failed to allocate primary plane\n");
1114 return NULL;
1115 }
1116
1117
1118 ret = drm_universal_plane_init(dev, primary, 0,
1119 &drm_primary_helper_funcs,
1120 modeset_formats,
1121 ARRAY_SIZE(modeset_formats), NULL,
1122 DRM_PLANE_TYPE_PRIMARY, NULL);
1123 if (ret) {
1124 kfree(primary);
1125 primary = NULL;
1126 }
1127
1128 return primary;
1129}
1130
1131int
1132nv04_crtc_create(struct drm_device *dev, int crtc_num)
1133{
1134 struct nouveau_crtc *nv_crtc;
1135 int ret;
1136
1137 nv_crtc = kzalloc(sizeof(*nv_crtc), GFP_KERNEL);
1138 if (!nv_crtc)
1139 return -ENOMEM;
1140
1141 nv_crtc->lut.depth = 0;
1142
1143 nv_crtc->index = crtc_num;
1144 nv_crtc->last_dpms = NV_DPMS_CLEARED;
1145
1146 nv_crtc->save = nv_crtc_save;
1147 nv_crtc->restore = nv_crtc_restore;
1148
1149 drm_crtc_init_with_planes(dev, &nv_crtc->base,
1150 create_primary_plane(dev), NULL,
1151 &nv04_crtc_funcs, NULL);
1152 drm_crtc_helper_add(&nv_crtc->base, &nv04_crtc_helper_funcs);
1153 drm_mode_crtc_set_gamma_size(&nv_crtc->base, 256);
1154
1155 ret = nouveau_bo_new(&nouveau_drm(dev)->client, 64*64*4, 0x100,
1156 TTM_PL_FLAG_VRAM, 0, 0x0000, NULL, NULL,
1157 &nv_crtc->cursor.nvbo);
1158 if (!ret) {
1159 ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM, false);
1160 if (!ret) {
1161 ret = nouveau_bo_map(nv_crtc->cursor.nvbo);
1162 if (ret)
1163 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1164 }
1165 if (ret)
1166 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
1167 }
1168
1169 nv04_cursor_init(nv_crtc);
1170
1171 return 0;
1172}
1173