1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19#include <linux/stddef.h>
20#include <linux/kernel.h>
21#include <linux/pci.h>
22#include <linux/kdev_t.h>
23#include <linux/delay.h>
24#include <linux/seq_file.h>
25#include <linux/of_platform.h>
26
27#include <asm/time.h>
28#include <asm/machdep.h>
29#include <asm/pci-bridge.h>
30#include <asm/prom.h>
31#include <mm/mmu_decl.h>
32#include <asm/udbg.h>
33
34#include <asm/mpic.h>
35#include <asm/nvram.h>
36
37#include <sysdev/fsl_pci.h>
38#include <sysdev/fsl_soc.h>
39#include <sysdev/ge/ge_pic.h>
40
41#include "mpc86xx.h"
42
43#undef DEBUG
44
45#ifdef DEBUG
46#define DBG (fmt...) do { printk(KERN_ERR "PPC9A: " fmt); } while (0)
47#else
48#define DBG (fmt...) do { } while (0)
49#endif
50
51void __iomem *ppc9a_regs;
52
53static void __init gef_ppc9a_init_irq(void)
54{
55 struct device_node *cascade_node = NULL;
56
57 mpc86xx_init_irq();
58
59
60
61
62
63 cascade_node = of_find_compatible_node(NULL, NULL, "gef,fpga-pic-1.00");
64 if (!cascade_node) {
65 printk(KERN_WARNING "PPC9A: No FPGA PIC\n");
66 return;
67 }
68
69 gef_pic_init(cascade_node);
70 of_node_put(cascade_node);
71}
72
73static void __init gef_ppc9a_setup_arch(void)
74{
75 struct device_node *regs;
76
77 printk(KERN_INFO "GE Intelligent Platforms PPC9A 6U VME SBC\n");
78
79#ifdef CONFIG_SMP
80 mpc86xx_smp_init();
81#endif
82
83 fsl_pci_assign_primary();
84
85
86 regs = of_find_compatible_node(NULL, NULL, "gef,ppc9a-fpga-regs");
87 if (regs) {
88 ppc9a_regs = of_iomap(regs, 0);
89 if (ppc9a_regs == NULL)
90 printk(KERN_WARNING "Unable to map board registers\n");
91 of_node_put(regs);
92 }
93
94#if defined(CONFIG_MMIO_NVRAM)
95 mmio_nvram_init();
96#endif
97}
98
99
100static unsigned int gef_ppc9a_get_pcb_rev(void)
101{
102 unsigned int reg;
103
104 reg = ioread32be(ppc9a_regs);
105 return (reg >> 16) & 0xff;
106}
107
108
109static unsigned int gef_ppc9a_get_board_rev(void)
110{
111 unsigned int reg;
112
113 reg = ioread32be(ppc9a_regs);
114 return (reg >> 8) & 0xff;
115}
116
117
118static unsigned int gef_ppc9a_get_fpga_rev(void)
119{
120 unsigned int reg;
121
122 reg = ioread32be(ppc9a_regs);
123 return reg & 0xf;
124}
125
126
127static unsigned int gef_ppc9a_get_vme_geo_addr(void)
128{
129 unsigned int reg;
130
131 reg = ioread32be(ppc9a_regs + 0x4);
132 return reg & 0x1f;
133}
134
135
136static unsigned int gef_ppc9a_get_vme_is_syscon(void)
137{
138 unsigned int reg;
139
140 reg = ioread32be(ppc9a_regs + 0x4);
141 return (reg >> 9) & 0x1;
142}
143
144static void gef_ppc9a_show_cpuinfo(struct seq_file *m)
145{
146 uint svid = mfspr(SPRN_SVR);
147
148 seq_printf(m, "Vendor\t\t: GE Intelligent Platforms\n");
149
150 seq_printf(m, "Revision\t: %u%c\n", gef_ppc9a_get_pcb_rev(),
151 ('A' + gef_ppc9a_get_board_rev()));
152 seq_printf(m, "FPGA Revision\t: %u\n", gef_ppc9a_get_fpga_rev());
153
154 seq_printf(m, "SVR\t\t: 0x%x\n", svid);
155
156 seq_printf(m, "VME geo. addr\t: %u\n", gef_ppc9a_get_vme_geo_addr());
157
158 seq_printf(m, "VME syscon\t: %s\n",
159 gef_ppc9a_get_vme_is_syscon() ? "yes" : "no");
160}
161
162static void gef_ppc9a_nec_fixup(struct pci_dev *pdev)
163{
164 unsigned int val;
165
166
167 if (!machine_is(gef_ppc9a))
168 return;
169
170 printk(KERN_INFO "Running NEC uPD720101 Fixup\n");
171
172
173 pci_read_config_dword(pdev, 0xe0, &val);
174 pci_write_config_dword(pdev, 0xe0, (val & ~7) | 0x5);
175
176
177 pci_write_config_dword(pdev, 0xe4, 1 << 5);
178}
179DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_USB,
180 gef_ppc9a_nec_fixup);
181
182
183
184
185
186
187
188
189
190static int __init gef_ppc9a_probe(void)
191{
192 unsigned long root = of_get_flat_dt_root();
193
194 if (of_flat_dt_is_compatible(root, "gef,ppc9a"))
195 return 1;
196
197 return 0;
198}
199
200static long __init mpc86xx_time_init(void)
201{
202 unsigned int temp;
203
204
205 mtspr(SPRN_TBWL, 0);
206 mtspr(SPRN_TBWU, 0);
207
208 temp = mfspr(SPRN_HID0);
209 temp |= HID0_TBEN;
210 mtspr(SPRN_HID0, temp);
211 asm volatile("isync");
212
213 return 0;
214}
215
216static const struct of_device_id of_bus_ids[] __initconst = {
217 { .compatible = "simple-bus", },
218 { .compatible = "gianfar", },
219 { .compatible = "fsl,mpc8641-pcie", },
220 {},
221};
222
223static int __init declare_of_platform_devices(void)
224{
225 printk(KERN_DEBUG "Probe platform devices\n");
226 of_platform_bus_probe(NULL, of_bus_ids, NULL);
227
228 return 0;
229}
230machine_arch_initcall(gef_ppc9a, declare_of_platform_devices);
231
232define_machine(gef_ppc9a) {
233 .name = "GE PPC9A",
234 .probe = gef_ppc9a_probe,
235 .setup_arch = gef_ppc9a_setup_arch,
236 .init_IRQ = gef_ppc9a_init_irq,
237 .show_cpuinfo = gef_ppc9a_show_cpuinfo,
238 .get_irq = mpic_get_irq,
239 .restart = fsl_rstcr_restart,
240 .time_init = mpc86xx_time_init,
241 .calibrate_decr = generic_calibrate_decr,
242 .progress = udbg_progress,
243#ifdef CONFIG_PCI
244 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
245#endif
246};
247