1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/pci.h>
20#include <linux/gpio.h>
21#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/slab.h>
24
25#define PCH_EDGE_FALLING 0
26#define PCH_EDGE_RISING BIT(0)
27#define PCH_LEVEL_L BIT(1)
28#define PCH_LEVEL_H (BIT(0) | BIT(1))
29#define PCH_EDGE_BOTH BIT(2)
30#define PCH_IM_MASK (BIT(0) | BIT(1) | BIT(2))
31
32#define PCH_IRQ_BASE 24
33
34struct pch_regs {
35 u32 ien;
36 u32 istatus;
37 u32 idisp;
38 u32 iclr;
39 u32 imask;
40 u32 imaskclr;
41 u32 po;
42 u32 pi;
43 u32 pm;
44 u32 im0;
45 u32 im1;
46 u32 reserved[3];
47 u32 gpio_use_sel;
48 u32 reset;
49};
50
51enum pch_type_t {
52 INTEL_EG20T_PCH,
53 OKISEMI_ML7223m_IOH,
54 OKISEMI_ML7223n_IOH
55};
56
57
58static int gpio_pins[] = {
59 [INTEL_EG20T_PCH] = 12,
60 [OKISEMI_ML7223m_IOH] = 8,
61 [OKISEMI_ML7223n_IOH] = 8,
62};
63
64
65
66
67
68
69
70
71
72
73
74
75struct pch_gpio_reg_data {
76 u32 ien_reg;
77 u32 imask_reg;
78 u32 po_reg;
79 u32 pm_reg;
80 u32 im0_reg;
81 u32 im1_reg;
82 u32 gpio_use_sel_reg;
83};
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98struct pch_gpio {
99 void __iomem *base;
100 struct pch_regs __iomem *reg;
101 struct device *dev;
102 struct gpio_chip gpio;
103 struct pch_gpio_reg_data pch_gpio_reg;
104 int irq_base;
105 enum pch_type_t ioh;
106 spinlock_t spinlock;
107};
108
109static void pch_gpio_set(struct gpio_chip *gpio, unsigned nr, int val)
110{
111 u32 reg_val;
112 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
113 unsigned long flags;
114
115 spin_lock_irqsave(&chip->spinlock, flags);
116 reg_val = ioread32(&chip->reg->po);
117 if (val)
118 reg_val |= (1 << nr);
119 else
120 reg_val &= ~(1 << nr);
121
122 iowrite32(reg_val, &chip->reg->po);
123 spin_unlock_irqrestore(&chip->spinlock, flags);
124}
125
126static int pch_gpio_get(struct gpio_chip *gpio, unsigned nr)
127{
128 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
129
130 return ioread32(&chip->reg->pi) & (1 << nr);
131}
132
133static int pch_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
134 int val)
135{
136 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
137 u32 pm;
138 u32 reg_val;
139 unsigned long flags;
140
141 spin_lock_irqsave(&chip->spinlock, flags);
142
143 reg_val = ioread32(&chip->reg->po);
144 if (val)
145 reg_val |= (1 << nr);
146 else
147 reg_val &= ~(1 << nr);
148 iowrite32(reg_val, &chip->reg->po);
149
150 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
151 pm |= (1 << nr);
152 iowrite32(pm, &chip->reg->pm);
153
154 spin_unlock_irqrestore(&chip->spinlock, flags);
155
156 return 0;
157}
158
159static int pch_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
160{
161 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
162 u32 pm;
163 unsigned long flags;
164
165 spin_lock_irqsave(&chip->spinlock, flags);
166 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
167 pm &= ~(1 << nr);
168 iowrite32(pm, &chip->reg->pm);
169 spin_unlock_irqrestore(&chip->spinlock, flags);
170
171 return 0;
172}
173
174#ifdef CONFIG_PM
175
176
177
178static void pch_gpio_save_reg_conf(struct pch_gpio *chip)
179{
180 chip->pch_gpio_reg.ien_reg = ioread32(&chip->reg->ien);
181 chip->pch_gpio_reg.imask_reg = ioread32(&chip->reg->imask);
182 chip->pch_gpio_reg.po_reg = ioread32(&chip->reg->po);
183 chip->pch_gpio_reg.pm_reg = ioread32(&chip->reg->pm);
184 chip->pch_gpio_reg.im0_reg = ioread32(&chip->reg->im0);
185 if (chip->ioh == INTEL_EG20T_PCH)
186 chip->pch_gpio_reg.im1_reg = ioread32(&chip->reg->im1);
187 if (chip->ioh == OKISEMI_ML7223n_IOH)
188 chip->pch_gpio_reg.gpio_use_sel_reg =\
189 ioread32(&chip->reg->gpio_use_sel);
190}
191
192
193
194
195static void pch_gpio_restore_reg_conf(struct pch_gpio *chip)
196{
197 iowrite32(chip->pch_gpio_reg.ien_reg, &chip->reg->ien);
198 iowrite32(chip->pch_gpio_reg.imask_reg, &chip->reg->imask);
199
200 iowrite32(chip->pch_gpio_reg.po_reg, &chip->reg->po);
201
202 iowrite32(chip->pch_gpio_reg.pm_reg, &chip->reg->pm);
203 iowrite32(chip->pch_gpio_reg.im0_reg, &chip->reg->im0);
204 if (chip->ioh == INTEL_EG20T_PCH)
205 iowrite32(chip->pch_gpio_reg.im1_reg, &chip->reg->im1);
206 if (chip->ioh == OKISEMI_ML7223n_IOH)
207 iowrite32(chip->pch_gpio_reg.gpio_use_sel_reg,
208 &chip->reg->gpio_use_sel);
209}
210#endif
211
212static int pch_gpio_to_irq(struct gpio_chip *gpio, unsigned offset)
213{
214 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
215 return chip->irq_base + offset;
216}
217
218static void pch_gpio_setup(struct pch_gpio *chip)
219{
220 struct gpio_chip *gpio = &chip->gpio;
221
222 gpio->label = dev_name(chip->dev);
223 gpio->dev = chip->dev;
224 gpio->owner = THIS_MODULE;
225 gpio->direction_input = pch_gpio_direction_input;
226 gpio->get = pch_gpio_get;
227 gpio->direction_output = pch_gpio_direction_output;
228 gpio->set = pch_gpio_set;
229 gpio->dbg_show = NULL;
230 gpio->base = -1;
231 gpio->ngpio = gpio_pins[chip->ioh];
232 gpio->can_sleep = false;
233 gpio->to_irq = pch_gpio_to_irq;
234}
235
236static int pch_irq_type(struct irq_data *d, unsigned int type)
237{
238 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
239 struct pch_gpio *chip = gc->private;
240 u32 im, im_pos, val;
241 u32 __iomem *im_reg;
242 unsigned long flags;
243 int ch, irq = d->irq;
244
245 ch = irq - chip->irq_base;
246 if (irq <= chip->irq_base + 7) {
247 im_reg = &chip->reg->im0;
248 im_pos = ch;
249 } else {
250 im_reg = &chip->reg->im1;
251 im_pos = ch - 8;
252 }
253 dev_dbg(chip->dev, "%s:irq=%d type=%d ch=%d pos=%d\n",
254 __func__, irq, type, ch, im_pos);
255
256 spin_lock_irqsave(&chip->spinlock, flags);
257
258 switch (type) {
259 case IRQ_TYPE_EDGE_RISING:
260 val = PCH_EDGE_RISING;
261 break;
262 case IRQ_TYPE_EDGE_FALLING:
263 val = PCH_EDGE_FALLING;
264 break;
265 case IRQ_TYPE_EDGE_BOTH:
266 val = PCH_EDGE_BOTH;
267 break;
268 case IRQ_TYPE_LEVEL_HIGH:
269 val = PCH_LEVEL_H;
270 break;
271 case IRQ_TYPE_LEVEL_LOW:
272 val = PCH_LEVEL_L;
273 break;
274 default:
275 goto unlock;
276 }
277
278
279 im = ioread32(im_reg) & ~(PCH_IM_MASK << (im_pos * 4));
280 iowrite32(im | (val << (im_pos * 4)), im_reg);
281
282
283 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
284 irq_set_handler_locked(d, handle_level_irq);
285 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
286 irq_set_handler_locked(d, handle_edge_irq);
287
288unlock:
289 spin_unlock_irqrestore(&chip->spinlock, flags);
290 return 0;
291}
292
293static void pch_irq_unmask(struct irq_data *d)
294{
295 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
296 struct pch_gpio *chip = gc->private;
297
298 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imaskclr);
299}
300
301static void pch_irq_mask(struct irq_data *d)
302{
303 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
304 struct pch_gpio *chip = gc->private;
305
306 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imask);
307}
308
309static void pch_irq_ack(struct irq_data *d)
310{
311 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
312 struct pch_gpio *chip = gc->private;
313
314 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->iclr);
315}
316
317static irqreturn_t pch_gpio_handler(int irq, void *dev_id)
318{
319 struct pch_gpio *chip = dev_id;
320 u32 reg_val = ioread32(&chip->reg->istatus);
321 int i, ret = IRQ_NONE;
322
323 for (i = 0; i < gpio_pins[chip->ioh]; i++) {
324 if (reg_val & BIT(i)) {
325 dev_dbg(chip->dev, "%s:[%d]:irq=%d status=0x%x\n",
326 __func__, i, irq, reg_val);
327 generic_handle_irq(chip->irq_base + i);
328 ret = IRQ_HANDLED;
329 }
330 }
331 return ret;
332}
333
334static void pch_gpio_alloc_generic_chip(struct pch_gpio *chip,
335 unsigned int irq_start, unsigned int num)
336{
337 struct irq_chip_generic *gc;
338 struct irq_chip_type *ct;
339
340 gc = irq_alloc_generic_chip("pch_gpio", 1, irq_start, chip->base,
341 handle_simple_irq);
342 gc->private = chip;
343 ct = gc->chip_types;
344
345 ct->chip.irq_ack = pch_irq_ack;
346 ct->chip.irq_mask = pch_irq_mask;
347 ct->chip.irq_unmask = pch_irq_unmask;
348 ct->chip.irq_set_type = pch_irq_type;
349
350 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
351 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
352}
353
354static int pch_gpio_probe(struct pci_dev *pdev,
355 const struct pci_device_id *id)
356{
357 s32 ret;
358 struct pch_gpio *chip;
359 int irq_base;
360 u32 msk;
361
362 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
363 if (chip == NULL)
364 return -ENOMEM;
365
366 chip->dev = &pdev->dev;
367 ret = pci_enable_device(pdev);
368 if (ret) {
369 dev_err(&pdev->dev, "%s : pci_enable_device FAILED", __func__);
370 goto err_pci_enable;
371 }
372
373 ret = pci_request_regions(pdev, KBUILD_MODNAME);
374 if (ret) {
375 dev_err(&pdev->dev, "pci_request_regions FAILED-%d", ret);
376 goto err_request_regions;
377 }
378
379 chip->base = pci_iomap(pdev, 1, 0);
380 if (!chip->base) {
381 dev_err(&pdev->dev, "%s : pci_iomap FAILED", __func__);
382 ret = -ENOMEM;
383 goto err_iomap;
384 }
385
386 if (pdev->device == 0x8803)
387 chip->ioh = INTEL_EG20T_PCH;
388 else if (pdev->device == 0x8014)
389 chip->ioh = OKISEMI_ML7223m_IOH;
390 else if (pdev->device == 0x8043)
391 chip->ioh = OKISEMI_ML7223n_IOH;
392
393 chip->reg = chip->base;
394 pci_set_drvdata(pdev, chip);
395 spin_lock_init(&chip->spinlock);
396 pch_gpio_setup(chip);
397 ret = gpiochip_add(&chip->gpio);
398 if (ret) {
399 dev_err(&pdev->dev, "PCH gpio: Failed to register GPIO\n");
400 goto err_gpiochip_add;
401 }
402
403 irq_base = irq_alloc_descs(-1, 0, gpio_pins[chip->ioh], NUMA_NO_NODE);
404 if (irq_base < 0) {
405 dev_warn(&pdev->dev, "PCH gpio: Failed to get IRQ base num\n");
406 chip->irq_base = -1;
407 goto end;
408 }
409 chip->irq_base = irq_base;
410
411
412 msk = (1 << gpio_pins[chip->ioh]) - 1;
413 iowrite32(msk, &chip->reg->imask);
414 iowrite32(msk, &chip->reg->ien);
415
416 ret = request_irq(pdev->irq, pch_gpio_handler,
417 IRQF_SHARED, KBUILD_MODNAME, chip);
418 if (ret != 0) {
419 dev_err(&pdev->dev,
420 "%s request_irq failed\n", __func__);
421 goto err_request_irq;
422 }
423
424 pch_gpio_alloc_generic_chip(chip, irq_base, gpio_pins[chip->ioh]);
425
426end:
427 return 0;
428
429err_request_irq:
430 irq_free_descs(irq_base, gpio_pins[chip->ioh]);
431 gpiochip_remove(&chip->gpio);
432
433err_gpiochip_add:
434 pci_iounmap(pdev, chip->base);
435
436err_iomap:
437 pci_release_regions(pdev);
438
439err_request_regions:
440 pci_disable_device(pdev);
441
442err_pci_enable:
443 kfree(chip);
444 dev_err(&pdev->dev, "%s Failed returns %d\n", __func__, ret);
445 return ret;
446}
447
448static void pch_gpio_remove(struct pci_dev *pdev)
449{
450 struct pch_gpio *chip = pci_get_drvdata(pdev);
451
452 if (chip->irq_base != -1) {
453 free_irq(pdev->irq, chip);
454
455 irq_free_descs(chip->irq_base, gpio_pins[chip->ioh]);
456 }
457
458 gpiochip_remove(&chip->gpio);
459 pci_iounmap(pdev, chip->base);
460 pci_release_regions(pdev);
461 pci_disable_device(pdev);
462 kfree(chip);
463}
464
465#ifdef CONFIG_PM
466static int pch_gpio_suspend(struct pci_dev *pdev, pm_message_t state)
467{
468 s32 ret;
469 struct pch_gpio *chip = pci_get_drvdata(pdev);
470 unsigned long flags;
471
472 spin_lock_irqsave(&chip->spinlock, flags);
473 pch_gpio_save_reg_conf(chip);
474 spin_unlock_irqrestore(&chip->spinlock, flags);
475
476 ret = pci_save_state(pdev);
477 if (ret) {
478 dev_err(&pdev->dev, "pci_save_state Failed-%d\n", ret);
479 return ret;
480 }
481 pci_disable_device(pdev);
482 pci_set_power_state(pdev, PCI_D0);
483 ret = pci_enable_wake(pdev, PCI_D0, 1);
484 if (ret)
485 dev_err(&pdev->dev, "pci_enable_wake Failed -%d\n", ret);
486
487 return 0;
488}
489
490static int pch_gpio_resume(struct pci_dev *pdev)
491{
492 s32 ret;
493 struct pch_gpio *chip = pci_get_drvdata(pdev);
494 unsigned long flags;
495
496 ret = pci_enable_wake(pdev, PCI_D0, 0);
497
498 pci_set_power_state(pdev, PCI_D0);
499 ret = pci_enable_device(pdev);
500 if (ret) {
501 dev_err(&pdev->dev, "pci_enable_device Failed-%d ", ret);
502 return ret;
503 }
504 pci_restore_state(pdev);
505
506 spin_lock_irqsave(&chip->spinlock, flags);
507 iowrite32(0x01, &chip->reg->reset);
508 iowrite32(0x00, &chip->reg->reset);
509 pch_gpio_restore_reg_conf(chip);
510 spin_unlock_irqrestore(&chip->spinlock, flags);
511
512 return 0;
513}
514#else
515#define pch_gpio_suspend NULL
516#define pch_gpio_resume NULL
517#endif
518
519#define PCI_VENDOR_ID_ROHM 0x10DB
520static const struct pci_device_id pch_gpio_pcidev_id[] = {
521 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8803) },
522 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8014) },
523 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8043) },
524 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8803) },
525 { 0, }
526};
527MODULE_DEVICE_TABLE(pci, pch_gpio_pcidev_id);
528
529static struct pci_driver pch_gpio_driver = {
530 .name = "pch_gpio",
531 .id_table = pch_gpio_pcidev_id,
532 .probe = pch_gpio_probe,
533 .remove = pch_gpio_remove,
534 .suspend = pch_gpio_suspend,
535 .resume = pch_gpio_resume
536};
537
538module_pci_driver(pch_gpio_driver);
539
540MODULE_DESCRIPTION("PCH GPIO PCI Driver");
541MODULE_LICENSE("GPL");
542