1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/async.h>
29#include <linux/i2c.h>
30#include <linux/hdmi.h>
31#include <drm/i915_drm.h>
32#include "i915_drv.h"
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
36#include <drm/drm_dp_mst_helper.h>
37#include <drm/drm_rect.h>
38#include <drm/drm_atomic.h>
39
40
41
42
43
44
45
46
47
48#define _wait_for(COND, MS, W) ({ \
49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
50 int ret__ = 0; \
51 while (!(COND)) { \
52 if (time_after(jiffies, timeout__)) { \
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
55 break; \
56 } \
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
59 } else { \
60 cpu_relax(); \
61 } \
62 } \
63 ret__; \
64})
65
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
70
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
73
74
75
76
77
78
79
80
81#define MAX_OUTPUTS 6
82
83
84
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
89
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93
94
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
117
118struct intel_framebuffer {
119 struct drm_framebuffer base;
120 struct drm_i915_gem_object *obj;
121};
122
123struct intel_fbdev {
124 struct drm_fb_helper helper;
125 struct intel_framebuffer *fb;
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
128 int preferred_bpp;
129};
130
131struct intel_encoder {
132 struct drm_encoder base;
133
134 enum intel_output_type type;
135 unsigned int cloneable;
136 void (*hot_plug)(struct intel_encoder *);
137 bool (*compute_config)(struct intel_encoder *,
138 struct intel_crtc_state *);
139 void (*pre_pll_enable)(struct intel_encoder *);
140 void (*pre_enable)(struct intel_encoder *);
141 void (*enable)(struct intel_encoder *);
142 void (*mode_set)(struct intel_encoder *intel_encoder);
143 void (*disable)(struct intel_encoder *);
144 void (*post_disable)(struct intel_encoder *);
145 void (*post_pll_disable)(struct intel_encoder *);
146
147
148
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
150
151
152
153
154 void (*get_config)(struct intel_encoder *,
155 struct intel_crtc_state *pipe_config);
156
157
158
159
160
161 void (*suspend)(struct intel_encoder *);
162 int crtc_mask;
163 enum hpd_pin hpd_pin;
164};
165
166struct intel_panel {
167 struct drm_display_mode *fixed_mode;
168 struct drm_display_mode *downclock_mode;
169 int fitting_mode;
170
171
172 struct {
173 bool present;
174 u32 level;
175 u32 min;
176 u32 max;
177 bool enabled;
178 bool combination_mode;
179 bool active_low_pwm;
180
181
182 bool util_pin_active_low;
183 u8 controller;
184 struct pwm_device *pwm;
185
186 struct backlight_device *device;
187
188
189 int (*setup)(struct intel_connector *connector, enum pipe pipe);
190 uint32_t (*get)(struct intel_connector *connector);
191 void (*set)(struct intel_connector *connector, uint32_t level);
192 void (*disable)(struct intel_connector *connector);
193 void (*enable)(struct intel_connector *connector);
194 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
195 uint32_t hz);
196 void (*power)(struct intel_connector *, bool enable);
197 } backlight;
198};
199
200struct intel_connector {
201 struct drm_connector base;
202
203
204
205 struct intel_encoder *encoder;
206
207
208
209 bool (*get_hw_state)(struct intel_connector *);
210
211
212
213
214
215
216
217 void (*unregister)(struct intel_connector *);
218
219
220 struct intel_panel panel;
221
222
223 struct edid *edid;
224 struct edid *detect_edid;
225
226
227
228 u8 polled;
229
230 void *port;
231
232 struct intel_dp *mst_port;
233};
234
235typedef struct dpll {
236
237 int n;
238 int m1, m2;
239 int p1, p2;
240
241 int dot;
242 int vco;
243 int m;
244 int p;
245} intel_clock_t;
246
247struct intel_atomic_state {
248 struct drm_atomic_state base;
249
250 unsigned int cdclk;
251 bool dpll_set;
252 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
253};
254
255struct intel_plane_state {
256 struct drm_plane_state base;
257 struct drm_rect src;
258 struct drm_rect dst;
259 struct drm_rect clip;
260 bool visible;
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280 int scaler_id;
281
282 struct drm_intel_sprite_colorkey ckey;
283};
284
285struct intel_initial_plane_config {
286 struct intel_framebuffer *fb;
287 unsigned int tiling;
288 int size;
289 u32 base;
290};
291
292#define SKL_MIN_SRC_W 8
293#define SKL_MAX_SRC_W 4096
294#define SKL_MIN_SRC_H 8
295#define SKL_MAX_SRC_H 4096
296#define SKL_MIN_DST_W 8
297#define SKL_MAX_DST_W 4096
298#define SKL_MIN_DST_H 8
299#define SKL_MAX_DST_H 4096
300
301struct intel_scaler {
302 int in_use;
303 uint32_t mode;
304};
305
306struct intel_crtc_scaler_state {
307#define SKL_NUM_SCALERS 2
308 struct intel_scaler scalers[SKL_NUM_SCALERS];
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327#define SKL_CRTC_INDEX 31
328 unsigned scaler_users;
329
330
331 int scaler_id;
332};
333
334
335#define I915_MODE_FLAG_INHERITED 1
336
337struct intel_crtc_state {
338 struct drm_crtc_state base;
339
340
341
342
343
344
345
346
347
348#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0)
349 unsigned long quirks;
350
351 bool update_pipe;
352
353
354
355
356 int pipe_src_w, pipe_src_h;
357
358
359
360 bool has_pch_encoder;
361
362
363 bool has_infoframe;
364
365
366
367 enum transcoder cpu_transcoder;
368
369
370
371
372
373 bool limited_color_range;
374
375
376
377 bool has_dp_encoder;
378
379
380 bool has_hdmi_sink;
381
382
383
384 bool has_audio;
385
386
387
388
389
390 bool dither;
391
392
393 bool clock_set;
394
395
396
397 bool sdvo_tv_clock;
398
399
400
401
402
403
404 bool bw_constrained;
405
406
407
408 struct dpll dpll;
409
410
411 enum intel_dpll_id shared_dpll;
412
413
414
415
416
417 uint32_t ddi_pll_sel;
418
419
420 struct intel_dpll_hw_state dpll_hw_state;
421
422 int pipe_bpp;
423 struct intel_link_m_n dp_m_n;
424
425
426 struct intel_link_m_n dp_m2_n2;
427 bool has_drrs;
428
429
430
431
432
433
434 int port_clock;
435
436
437 unsigned pixel_multiplier;
438
439 uint8_t lane_count;
440
441
442 struct {
443 u32 control;
444 u32 pgm_ratios;
445 u32 lvds_border_bits;
446 } gmch_pfit;
447
448
449 struct {
450 u32 pos;
451 u32 size;
452 bool enabled;
453 bool force_thru;
454 } pch_pfit;
455
456
457 int fdi_lanes;
458 struct intel_link_m_n fdi_m_n;
459
460 bool ips_enabled;
461
462 bool double_wide;
463
464 bool dp_encoder_is_mst;
465 int pbn;
466
467 struct intel_crtc_scaler_state scaler_state;
468
469
470 enum pipe hsw_workaround_pipe;
471};
472
473struct vlv_wm_state {
474 struct vlv_pipe_wm wm[3];
475 struct vlv_sr_wm sr[3];
476 uint8_t num_active_planes;
477 uint8_t num_levels;
478 uint8_t level;
479 bool cxsr;
480};
481
482struct intel_pipe_wm {
483 struct intel_wm_level wm[5];
484 uint32_t linetime;
485 bool fbc_wm_enabled;
486 bool pipe_enabled;
487 bool sprites_enabled;
488 bool sprites_scaled;
489};
490
491struct intel_mmio_flip {
492 struct work_struct work;
493 struct drm_i915_private *i915;
494 struct drm_i915_gem_request *req;
495 struct intel_crtc *crtc;
496};
497
498struct skl_pipe_wm {
499 struct skl_wm_level wm[8];
500 struct skl_wm_level trans_wm;
501 uint32_t linetime;
502};
503
504
505
506
507
508
509
510struct intel_crtc_atomic_commit {
511
512 bool wait_for_flips;
513 bool disable_fbc;
514 bool disable_ips;
515 bool disable_cxsr;
516 bool pre_disable_primary;
517 bool update_wm_pre, update_wm_post;
518 unsigned disabled_planes;
519
520
521 unsigned fb_bits;
522 bool wait_vblank;
523 bool update_fbc;
524 bool post_enable_primary;
525 unsigned update_sprite_watermarks;
526};
527
528struct intel_crtc {
529 struct drm_crtc base;
530 enum pipe pipe;
531 enum plane plane;
532 u8 lut_r[256], lut_g[256], lut_b[256];
533
534
535
536
537
538 bool active;
539 unsigned long enabled_power_domains;
540 bool lowfreq_avail;
541 struct intel_overlay *overlay;
542 struct intel_unpin_work *unpin_work;
543
544 atomic_t unpin_work_count;
545
546
547
548
549 unsigned long dspaddr_offset;
550 int adjusted_x;
551 int adjusted_y;
552
553 uint32_t cursor_addr;
554 uint32_t cursor_cntl;
555 uint32_t cursor_size;
556 uint32_t cursor_base;
557
558 struct intel_crtc_state *config;
559
560
561 unsigned int reset_counter;
562
563
564 bool cpu_fifo_underrun_disabled;
565 bool pch_fifo_underrun_disabled;
566
567
568 struct {
569
570 struct intel_pipe_wm active;
571
572 struct skl_pipe_wm skl_active;
573
574 bool cxsr_allowed;
575 } wm;
576
577 int scanline_offset;
578
579 struct {
580 unsigned start_vbl_count;
581 ktime_t start_vbl_time;
582 int min_vbl, max_vbl;
583 int scanline_start;
584 } debug;
585
586 struct intel_crtc_atomic_commit atomic;
587
588
589 int num_scalers;
590
591 struct vlv_wm_state wm_state;
592};
593
594struct intel_plane_wm_parameters {
595 uint32_t horiz_pixels;
596 uint32_t vert_pixels;
597
598
599
600
601
602
603
604 uint8_t bytes_per_pixel;
605 uint8_t y_bytes_per_pixel;
606 bool enabled;
607 bool scaled;
608 u64 tiling;
609 unsigned int rotation;
610 uint16_t fifo_size;
611};
612
613struct intel_plane {
614 struct drm_plane base;
615 int plane;
616 enum pipe pipe;
617 bool can_scale;
618 int max_downscale;
619 uint32_t frontbuffer_bit;
620
621
622
623
624
625
626 struct intel_plane_wm_parameters wm;
627
628
629
630
631
632
633
634 void (*update_plane)(struct drm_plane *plane,
635 struct drm_crtc *crtc,
636 struct drm_framebuffer *fb,
637 int crtc_x, int crtc_y,
638 unsigned int crtc_w, unsigned int crtc_h,
639 uint32_t x, uint32_t y,
640 uint32_t src_w, uint32_t src_h);
641 void (*disable_plane)(struct drm_plane *plane,
642 struct drm_crtc *crtc);
643 int (*check_plane)(struct drm_plane *plane,
644 struct intel_crtc_state *crtc_state,
645 struct intel_plane_state *state);
646 void (*commit_plane)(struct drm_plane *plane,
647 struct intel_plane_state *state);
648};
649
650struct intel_watermark_params {
651 unsigned long fifo_size;
652 unsigned long max_wm;
653 unsigned long default_wm;
654 unsigned long guard_size;
655 unsigned long cacheline_size;
656};
657
658struct cxsr_latency {
659 int is_desktop;
660 int is_ddr3;
661 unsigned long fsb_freq;
662 unsigned long mem_freq;
663 unsigned long display_sr;
664 unsigned long display_hpll_disable;
665 unsigned long cursor_sr;
666 unsigned long cursor_hpll_disable;
667};
668
669#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
670#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
671#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
672#define to_intel_connector(x) container_of(x, struct intel_connector, base)
673#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
674#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
675#define to_intel_plane(x) container_of(x, struct intel_plane, base)
676#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
677#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
678
679struct intel_hdmi {
680 u32 hdmi_reg;
681 int ddc_bus;
682 bool limited_color_range;
683 bool color_range_auto;
684 bool has_hdmi_sink;
685 bool has_audio;
686 enum hdmi_force_audio force_audio;
687 bool rgb_quant_range_selectable;
688 enum hdmi_picture_aspect aspect_ratio;
689 struct intel_connector *attached_connector;
690 void (*write_infoframe)(struct drm_encoder *encoder,
691 enum hdmi_infoframe_type type,
692 const void *frame, ssize_t len);
693 void (*set_infoframes)(struct drm_encoder *encoder,
694 bool enable,
695 const struct drm_display_mode *adjusted_mode);
696 bool (*infoframe_enabled)(struct drm_encoder *encoder);
697};
698
699struct intel_dp_mst_encoder;
700#define DP_MAX_DOWNSTREAM_PORTS 0x10
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716enum link_m_n_set {
717
718 M1_N1 = 0,
719 M2_N2
720};
721
722struct sink_crc {
723 bool started;
724 u8 last_crc[6];
725 int last_count;
726};
727
728struct intel_dp {
729 uint32_t output_reg;
730 uint32_t aux_ch_ctl_reg;
731 uint32_t DP;
732 int link_rate;
733 uint8_t lane_count;
734 bool has_audio;
735 enum hdmi_force_audio force_audio;
736 bool limited_color_range;
737 bool color_range_auto;
738 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
739 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
740 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
741
742 uint8_t num_sink_rates;
743 int sink_rates[DP_MAX_SUPPORTED_RATES];
744 struct sink_crc sink_crc;
745 struct drm_dp_aux aux;
746 uint8_t train_set[4];
747 int panel_power_up_delay;
748 int panel_power_down_delay;
749 int panel_power_cycle_delay;
750 int backlight_on_delay;
751 int backlight_off_delay;
752 struct delayed_work panel_vdd_work;
753 bool want_panel_vdd;
754 unsigned long last_power_cycle;
755 unsigned long last_power_on;
756 unsigned long last_backlight_off;
757
758 struct notifier_block edp_notifier;
759
760
761
762
763
764 enum pipe pps_pipe;
765 struct edp_power_seq pps_delays;
766
767 bool can_mst;
768 bool is_mst;
769 int active_mst_links;
770
771 struct intel_connector *attached_connector;
772
773
774 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
775 struct drm_dp_mst_topology_mgr mst_mgr;
776
777 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
778
779
780
781
782 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
783 bool has_aux_irq,
784 int send_bytes,
785 uint32_t aux_clock_divider);
786 bool train_set_valid;
787
788
789 unsigned long compliance_test_type;
790 unsigned long compliance_test_data;
791 bool compliance_test_active;
792};
793
794struct intel_digital_port {
795 struct intel_encoder base;
796 enum port port;
797 u32 saved_port_bits;
798 struct intel_dp dp;
799 struct intel_hdmi hdmi;
800 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
801 bool release_cl2_override;
802};
803
804struct intel_dp_mst_encoder {
805 struct intel_encoder base;
806 enum pipe pipe;
807 struct intel_digital_port *primary;
808 void *port;
809};
810
811static inline enum dpio_channel
812vlv_dport_to_channel(struct intel_digital_port *dport)
813{
814 switch (dport->port) {
815 case PORT_B:
816 case PORT_D:
817 return DPIO_CH0;
818 case PORT_C:
819 return DPIO_CH1;
820 default:
821 BUG();
822 }
823}
824
825static inline enum dpio_phy
826vlv_dport_to_phy(struct intel_digital_port *dport)
827{
828 switch (dport->port) {
829 case PORT_B:
830 case PORT_C:
831 return DPIO_PHY0;
832 case PORT_D:
833 return DPIO_PHY1;
834 default:
835 BUG();
836 }
837}
838
839static inline enum dpio_channel
840vlv_pipe_to_channel(enum pipe pipe)
841{
842 switch (pipe) {
843 case PIPE_A:
844 case PIPE_C:
845 return DPIO_CH0;
846 case PIPE_B:
847 return DPIO_CH1;
848 default:
849 BUG();
850 }
851}
852
853static inline struct drm_crtc *
854intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
855{
856 struct drm_i915_private *dev_priv = dev->dev_private;
857 return dev_priv->pipe_to_crtc_mapping[pipe];
858}
859
860static inline struct drm_crtc *
861intel_get_crtc_for_plane(struct drm_device *dev, int plane)
862{
863 struct drm_i915_private *dev_priv = dev->dev_private;
864 return dev_priv->plane_to_crtc_mapping[plane];
865}
866
867struct intel_unpin_work {
868 struct work_struct work;
869 struct drm_crtc *crtc;
870 struct drm_framebuffer *old_fb;
871 struct drm_i915_gem_object *pending_flip_obj;
872 struct drm_pending_vblank_event *event;
873 atomic_t pending;
874#define INTEL_FLIP_INACTIVE 0
875#define INTEL_FLIP_PENDING 1
876#define INTEL_FLIP_COMPLETE 2
877 u32 flip_count;
878 u32 gtt_offset;
879 struct drm_i915_gem_request *flip_queued_req;
880 u32 flip_queued_vblank;
881 u32 flip_ready_vblank;
882 bool enable_stall_check;
883};
884
885struct intel_load_detect_pipe {
886 struct drm_framebuffer *release_fb;
887 bool load_detect_temp;
888 int dpms_mode;
889};
890
891static inline struct intel_encoder *
892intel_attached_encoder(struct drm_connector *connector)
893{
894 return to_intel_connector(connector)->encoder;
895}
896
897static inline struct intel_digital_port *
898enc_to_dig_port(struct drm_encoder *encoder)
899{
900 return container_of(encoder, struct intel_digital_port, base.base);
901}
902
903static inline struct intel_dp_mst_encoder *
904enc_to_mst(struct drm_encoder *encoder)
905{
906 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
907}
908
909static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
910{
911 return &enc_to_dig_port(encoder)->dp;
912}
913
914static inline struct intel_digital_port *
915dp_to_dig_port(struct intel_dp *intel_dp)
916{
917 return container_of(intel_dp, struct intel_digital_port, dp);
918}
919
920static inline struct intel_digital_port *
921hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
922{
923 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
924}
925
926
927
928
929
930static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
931{
932 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
933}
934
935
936bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
937 enum pipe pipe, bool enable);
938bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
939 enum transcoder pch_transcoder,
940 bool enable);
941void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
942 enum pipe pipe);
943void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
944 enum transcoder pch_transcoder);
945void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
946
947
948void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
949void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
950void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
951void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
952void gen6_reset_rps_interrupts(struct drm_device *dev);
953void gen6_enable_rps_interrupts(struct drm_device *dev);
954void gen6_disable_rps_interrupts(struct drm_device *dev);
955u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
956void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
957void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
958static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
959{
960
961
962
963
964 return dev_priv->pm.irqs_enabled;
965}
966
967int intel_get_crtc_scanline(struct intel_crtc *crtc);
968void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
969 unsigned int pipe_mask);
970
971
972void intel_crt_init(struct drm_device *dev);
973
974
975
976void intel_prepare_ddi(struct drm_device *dev);
977void hsw_fdi_link_train(struct drm_crtc *crtc);
978void intel_ddi_init(struct drm_device *dev, enum port port);
979enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
980bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
981void intel_ddi_pll_init(struct drm_device *dev);
982void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
983void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
984 enum transcoder cpu_transcoder);
985void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
986void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
987bool intel_ddi_pll_select(struct intel_crtc *crtc,
988 struct intel_crtc_state *crtc_state);
989void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
990void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
991bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
992void intel_ddi_fdi_disable(struct drm_crtc *crtc);
993void intel_ddi_get_config(struct intel_encoder *encoder,
994 struct intel_crtc_state *pipe_config);
995struct intel_encoder *
996intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
997
998void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
999void intel_ddi_clock_get(struct intel_encoder *encoder,
1000 struct intel_crtc_state *pipe_config);
1001void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1002uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1003
1004
1005void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1006 enum fb_op_origin origin);
1007void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1008 unsigned frontbuffer_bits);
1009void intel_frontbuffer_flip_complete(struct drm_device *dev,
1010 unsigned frontbuffer_bits);
1011void intel_frontbuffer_flip(struct drm_device *dev,
1012 unsigned frontbuffer_bits);
1013unsigned int intel_fb_align_height(struct drm_device *dev,
1014 unsigned int height,
1015 uint32_t pixel_format,
1016 uint64_t fb_format_modifier);
1017void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1018 enum fb_op_origin origin);
1019u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1020 uint32_t pixel_format);
1021
1022
1023void intel_init_audio(struct drm_device *dev);
1024void intel_audio_codec_enable(struct intel_encoder *encoder);
1025void intel_audio_codec_disable(struct intel_encoder *encoder);
1026void i915_audio_component_init(struct drm_i915_private *dev_priv);
1027void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1028
1029
1030extern const struct drm_plane_funcs intel_plane_funcs;
1031bool intel_has_pending_fb_unpin(struct drm_device *dev);
1032int intel_pch_rawclk(struct drm_device *dev);
1033int intel_hrawclk(struct drm_device *dev);
1034void intel_mark_busy(struct drm_device *dev);
1035void intel_mark_idle(struct drm_device *dev);
1036void intel_crtc_restore_mode(struct drm_crtc *crtc);
1037int intel_display_suspend(struct drm_device *dev);
1038void intel_encoder_destroy(struct drm_encoder *encoder);
1039int intel_connector_init(struct intel_connector *);
1040struct intel_connector *intel_connector_alloc(void);
1041bool intel_connector_get_hw_state(struct intel_connector *connector);
1042void intel_connector_attach_encoder(struct intel_connector *connector,
1043 struct intel_encoder *encoder);
1044struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1045struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1046 struct drm_crtc *crtc);
1047enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1048int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1049 struct drm_file *file_priv);
1050enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1051 enum pipe pipe);
1052bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1053static inline void
1054intel_wait_for_vblank(struct drm_device *dev, int pipe)
1055{
1056 drm_wait_one_vblank(dev, pipe);
1057}
1058int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1059void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1060 struct intel_digital_port *dport,
1061 unsigned int expected_mask);
1062bool intel_get_load_detect_pipe(struct drm_connector *connector,
1063 struct drm_display_mode *mode,
1064 struct intel_load_detect_pipe *old,
1065 struct drm_modeset_acquire_ctx *ctx);
1066void intel_release_load_detect_pipe(struct drm_connector *connector,
1067 struct intel_load_detect_pipe *old,
1068 struct drm_modeset_acquire_ctx *ctx);
1069int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1070 struct drm_framebuffer *fb,
1071 const struct drm_plane_state *plane_state,
1072 struct intel_engine_cs *pipelined,
1073 struct drm_i915_gem_request **pipelined_request);
1074struct drm_framebuffer *
1075__intel_framebuffer_create(struct drm_device *dev,
1076 struct drm_mode_fb_cmd2 *mode_cmd,
1077 struct drm_i915_gem_object *obj);
1078void intel_prepare_page_flip(struct drm_device *dev, int plane);
1079void intel_finish_page_flip(struct drm_device *dev, int pipe);
1080void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1081void intel_check_page_flip(struct drm_device *dev, int pipe);
1082int intel_prepare_plane_fb(struct drm_plane *plane,
1083 const struct drm_plane_state *new_state);
1084void intel_cleanup_plane_fb(struct drm_plane *plane,
1085 const struct drm_plane_state *old_state);
1086int intel_plane_atomic_get_property(struct drm_plane *plane,
1087 const struct drm_plane_state *state,
1088 struct drm_property *property,
1089 uint64_t *val);
1090int intel_plane_atomic_set_property(struct drm_plane *plane,
1091 struct drm_plane_state *state,
1092 struct drm_property *property,
1093 uint64_t val);
1094int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1095 struct drm_plane_state *plane_state);
1096
1097unsigned int
1098intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1099 uint64_t fb_format_modifier, unsigned int plane);
1100
1101static inline bool
1102intel_rotation_90_or_270(unsigned int rotation)
1103{
1104 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1105}
1106
1107void intel_create_rotation_property(struct drm_device *dev,
1108 struct intel_plane *plane);
1109
1110
1111struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1112void assert_shared_dpll(struct drm_i915_private *dev_priv,
1113 struct intel_shared_dpll *pll,
1114 bool state);
1115#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1116#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1117struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1118 struct intel_crtc_state *state);
1119
1120void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1121 const struct dpll *dpll);
1122void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1123
1124
1125void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1126 enum pipe pipe);
1127void assert_pll(struct drm_i915_private *dev_priv,
1128 enum pipe pipe, bool state);
1129#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1130#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1131void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1132 enum pipe pipe, bool state);
1133#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1134#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1135void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1136#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1137#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1138unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1139 int *x, int *y,
1140 unsigned int tiling_mode,
1141 unsigned int bpp,
1142 unsigned int pitch);
1143void intel_prepare_reset(struct drm_device *dev);
1144void intel_finish_reset(struct drm_device *dev);
1145void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1146void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1147void broxton_init_cdclk(struct drm_device *dev);
1148void broxton_uninit_cdclk(struct drm_device *dev);
1149void broxton_ddi_phy_init(struct drm_device *dev);
1150void broxton_ddi_phy_uninit(struct drm_device *dev);
1151void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1152void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1153void skl_init_cdclk(struct drm_i915_private *dev_priv);
1154void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1155void intel_dp_get_m_n(struct intel_crtc *crtc,
1156 struct intel_crtc_state *pipe_config);
1157void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1158int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1159void
1160ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
1161 int dotclock);
1162bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1163 intel_clock_t *best_clock);
1164int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1165
1166bool intel_crtc_active(struct drm_crtc *crtc);
1167void hsw_enable_ips(struct intel_crtc *crtc);
1168void hsw_disable_ips(struct intel_crtc *crtc);
1169enum intel_display_power_domain
1170intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1171enum intel_display_power_domain
1172intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1173void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1174 struct intel_crtc_state *pipe_config);
1175void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1176void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1177
1178int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1179int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1180
1181unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1182 struct drm_i915_gem_object *obj,
1183 unsigned int plane);
1184
1185u32 skl_plane_ctl_format(uint32_t pixel_format);
1186u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1187u32 skl_plane_ctl_rotation(unsigned int rotation);
1188
1189
1190void intel_csr_ucode_init(struct drm_device *dev);
1191enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1192void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1193 enum csr_state state);
1194void intel_csr_load_program(struct drm_device *dev);
1195void intel_csr_ucode_fini(struct drm_device *dev);
1196void assert_csr_loaded(struct drm_i915_private *dev_priv);
1197
1198
1199void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1200bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1201 struct intel_connector *intel_connector);
1202void intel_dp_set_link_params(struct intel_dp *intel_dp,
1203 const struct intel_crtc_state *pipe_config);
1204void intel_dp_start_link_train(struct intel_dp *intel_dp);
1205void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1206void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1207void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1208int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1209bool intel_dp_compute_config(struct intel_encoder *encoder,
1210 struct intel_crtc_state *pipe_config);
1211bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1212enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1213 bool long_hpd);
1214void intel_edp_backlight_on(struct intel_dp *intel_dp);
1215void intel_edp_backlight_off(struct intel_dp *intel_dp);
1216void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1217void intel_edp_panel_on(struct intel_dp *intel_dp);
1218void intel_edp_panel_off(struct intel_dp *intel_dp);
1219void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1220void intel_dp_mst_suspend(struct drm_device *dev);
1221void intel_dp_mst_resume(struct drm_device *dev);
1222int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1223int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1224void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1225void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
1226uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1227void intel_plane_destroy(struct drm_plane *plane);
1228void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1229void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1230void intel_edp_drrs_invalidate(struct drm_device *dev,
1231 unsigned frontbuffer_bits);
1232void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1233bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1234 struct intel_digital_port *port);
1235void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
1236
1237
1238int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1239void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1240
1241void intel_dsi_init(struct drm_device *dev);
1242
1243
1244
1245void intel_dvo_init(struct drm_device *dev);
1246
1247
1248
1249#ifdef CONFIG_DRM_FBDEV_EMULATION
1250extern int intel_fbdev_init(struct drm_device *dev);
1251extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1252extern void intel_fbdev_fini(struct drm_device *dev);
1253extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1254extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1255extern void intel_fbdev_restore_mode(struct drm_device *dev);
1256#else
1257static inline int intel_fbdev_init(struct drm_device *dev)
1258{
1259 return 0;
1260}
1261
1262static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1263{
1264}
1265
1266static inline void intel_fbdev_fini(struct drm_device *dev)
1267{
1268}
1269
1270static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1271{
1272}
1273
1274static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1275{
1276}
1277#endif
1278
1279
1280bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1281void intel_fbc_update(struct drm_i915_private *dev_priv);
1282void intel_fbc_init(struct drm_i915_private *dev_priv);
1283void intel_fbc_disable(struct drm_i915_private *dev_priv);
1284void intel_fbc_disable_crtc(struct intel_crtc *crtc);
1285void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1286 unsigned int frontbuffer_bits,
1287 enum fb_op_origin origin);
1288void intel_fbc_flush(struct drm_i915_private *dev_priv,
1289 unsigned int frontbuffer_bits, enum fb_op_origin origin);
1290const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
1291void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1292
1293
1294void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1295void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1296 struct intel_connector *intel_connector);
1297struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1298bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1299 struct intel_crtc_state *pipe_config);
1300
1301
1302
1303void intel_lvds_init(struct drm_device *dev);
1304bool intel_is_dual_link_lvds(struct drm_device *dev);
1305
1306
1307
1308int intel_connector_update_modes(struct drm_connector *connector,
1309 struct edid *edid);
1310int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1311void intel_attach_force_audio_property(struct drm_connector *connector);
1312void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1313void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1314
1315
1316
1317void intel_setup_overlay(struct drm_device *dev);
1318void intel_cleanup_overlay(struct drm_device *dev);
1319int intel_overlay_switch_off(struct intel_overlay *overlay);
1320int intel_overlay_put_image(struct drm_device *dev, void *data,
1321 struct drm_file *file_priv);
1322int intel_overlay_attrs(struct drm_device *dev, void *data,
1323 struct drm_file *file_priv);
1324void intel_overlay_reset(struct drm_i915_private *dev_priv);
1325
1326
1327
1328int intel_panel_init(struct intel_panel *panel,
1329 struct drm_display_mode *fixed_mode,
1330 struct drm_display_mode *downclock_mode);
1331void intel_panel_fini(struct intel_panel *panel);
1332void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1333 struct drm_display_mode *adjusted_mode);
1334void intel_pch_panel_fitting(struct intel_crtc *crtc,
1335 struct intel_crtc_state *pipe_config,
1336 int fitting_mode);
1337void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1338 struct intel_crtc_state *pipe_config,
1339 int fitting_mode);
1340void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1341 u32 level, u32 max);
1342int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1343void intel_panel_enable_backlight(struct intel_connector *connector);
1344void intel_panel_disable_backlight(struct intel_connector *connector);
1345void intel_panel_destroy_backlight(struct drm_connector *connector);
1346enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1347extern struct drm_display_mode *intel_find_panel_downclock(
1348 struct drm_device *dev,
1349 struct drm_display_mode *fixed_mode,
1350 struct drm_connector *connector);
1351void intel_backlight_register(struct drm_device *dev);
1352void intel_backlight_unregister(struct drm_device *dev);
1353
1354
1355
1356void intel_psr_enable(struct intel_dp *intel_dp);
1357void intel_psr_disable(struct intel_dp *intel_dp);
1358void intel_psr_invalidate(struct drm_device *dev,
1359 unsigned frontbuffer_bits);
1360void intel_psr_flush(struct drm_device *dev,
1361 unsigned frontbuffer_bits,
1362 enum fb_op_origin origin);
1363void intel_psr_init(struct drm_device *dev);
1364void intel_psr_single_frame_update(struct drm_device *dev,
1365 unsigned frontbuffer_bits);
1366
1367
1368int intel_power_domains_init(struct drm_i915_private *);
1369void intel_power_domains_fini(struct drm_i915_private *);
1370void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1371void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1372
1373bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1374 enum intel_display_power_domain domain);
1375bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1376 enum intel_display_power_domain domain);
1377void intel_display_power_get(struct drm_i915_private *dev_priv,
1378 enum intel_display_power_domain domain);
1379void intel_display_power_put(struct drm_i915_private *dev_priv,
1380 enum intel_display_power_domain domain);
1381void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1382void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1383void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1384
1385void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1386
1387void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1388 bool override, unsigned int mask);
1389bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1390 enum dpio_channel ch, bool override);
1391
1392
1393
1394void intel_init_clock_gating(struct drm_device *dev);
1395void intel_suspend_hw(struct drm_device *dev);
1396int ilk_wm_max_level(const struct drm_device *dev);
1397void intel_update_watermarks(struct drm_crtc *crtc);
1398void intel_update_sprite_watermarks(struct drm_plane *plane,
1399 struct drm_crtc *crtc,
1400 uint32_t sprite_width,
1401 uint32_t sprite_height,
1402 int pixel_size,
1403 bool enabled, bool scaled);
1404void intel_init_pm(struct drm_device *dev);
1405void intel_pm_setup(struct drm_device *dev);
1406void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1407void intel_gpu_ips_teardown(void);
1408void intel_init_gt_powersave(struct drm_device *dev);
1409void intel_cleanup_gt_powersave(struct drm_device *dev);
1410void intel_enable_gt_powersave(struct drm_device *dev);
1411void intel_disable_gt_powersave(struct drm_device *dev);
1412void intel_suspend_gt_powersave(struct drm_device *dev);
1413void intel_reset_gt_powersave(struct drm_device *dev);
1414void gen6_update_ring_freq(struct drm_device *dev);
1415void gen6_rps_busy(struct drm_i915_private *dev_priv);
1416void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
1417void gen6_rps_idle(struct drm_i915_private *dev_priv);
1418void gen6_rps_boost(struct drm_i915_private *dev_priv,
1419 struct intel_rps_client *rps,
1420 unsigned long submitted);
1421void intel_queue_rps_boost_for_request(struct drm_device *dev,
1422 struct drm_i915_gem_request *req);
1423void vlv_wm_get_hw_state(struct drm_device *dev);
1424void ilk_wm_get_hw_state(struct drm_device *dev);
1425void skl_wm_get_hw_state(struct drm_device *dev);
1426void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1427 struct skl_ddb_allocation *ddb );
1428uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1429
1430
1431bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1432
1433
1434
1435int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1436int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1437 struct drm_file *file_priv);
1438void intel_pipe_update_start(struct intel_crtc *crtc);
1439void intel_pipe_update_end(struct intel_crtc *crtc);
1440
1441
1442void intel_tv_init(struct drm_device *dev);
1443
1444
1445int intel_connector_atomic_get_property(struct drm_connector *connector,
1446 const struct drm_connector_state *state,
1447 struct drm_property *property,
1448 uint64_t *val);
1449struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1450void intel_crtc_destroy_state(struct drm_crtc *crtc,
1451 struct drm_crtc_state *state);
1452struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1453void intel_atomic_state_clear(struct drm_atomic_state *);
1454struct intel_shared_dpll_config *
1455intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1456
1457static inline struct intel_crtc_state *
1458intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1459 struct intel_crtc *crtc)
1460{
1461 struct drm_crtc_state *crtc_state;
1462 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1463 if (IS_ERR(crtc_state))
1464 return ERR_CAST(crtc_state);
1465
1466 return to_intel_crtc_state(crtc_state);
1467}
1468int intel_atomic_setup_scalers(struct drm_device *dev,
1469 struct intel_crtc *intel_crtc,
1470 struct intel_crtc_state *crtc_state);
1471
1472
1473struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1474struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1475void intel_plane_destroy_state(struct drm_plane *plane,
1476 struct drm_plane_state *state);
1477extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1478
1479#endif
1480