1
2#ifndef XILINX_LL_TEMAC_H
3#define XILINX_LL_TEMAC_H
4
5#include <linux/netdevice.h>
6#include <linux/of.h>
7#include <linux/spinlock.h>
8
9#ifdef CONFIG_PPC_DCR
10#include <asm/dcr.h>
11#include <asm/dcr-regs.h>
12#endif
13
14
15#define XTE_HDR_SIZE 14
16#define XTE_TRL_SIZE 4
17#define XTE_JUMBO_MTU 9000
18#define XTE_MAX_JUMBO_FRAME_SIZE (XTE_JUMBO_MTU + XTE_HDR_SIZE + XTE_TRL_SIZE)
19
20
21
22
23
24#define XTE_OPTION_PROMISC (1 << 0)
25
26
27#define XTE_OPTION_JUMBO (1 << 1)
28
29
30#define XTE_OPTION_VLAN (1 << 2)
31
32
33#define XTE_OPTION_FLOW_CONTROL (1 << 4)
34
35
36
37#define XTE_OPTION_FCS_STRIP (1 << 5)
38
39
40#define XTE_OPTION_FCS_INSERT (1 << 6)
41
42
43
44
45
46
47#define XTE_OPTION_LENTYPE_ERR (1 << 7)
48
49
50#define XTE_OPTION_TXEN (1 << 11)
51
52
53#define XTE_OPTION_RXEN (1 << 12)
54
55
56#define XTE_OPTION_DEFAULTS \
57 (XTE_OPTION_TXEN | \
58 XTE_OPTION_FLOW_CONTROL | \
59 XTE_OPTION_RXEN)
60
61
62
63#define TX_NXTDESC_PTR 0x00
64#define TX_CURBUF_ADDR 0x01
65#define TX_CURBUF_LENGTH 0x02
66#define TX_CURDESC_PTR 0x03
67#define TX_TAILDESC_PTR 0x04
68#define TX_CHNL_CTRL 0x05
69
70
71
72
73
74
75
76
77
78
79
80
81
82#define CHNL_CTRL_IRQ_IOE (1 << 9)
83#define CHNL_CTRL_IRQ_EN (1 << 7)
84#define CHNL_CTRL_IRQ_ERR_EN (1 << 2)
85#define CHNL_CTRL_IRQ_DLY_EN (1 << 1)
86#define CHNL_CTRL_IRQ_COAL_EN (1 << 0)
87#define TX_IRQ_REG 0x06
88
89
90
91
92
93
94
95
96
97
98
99#define TX_CHNL_STS 0x07
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119#define RX_NXTDESC_PTR 0x08
120#define RX_CURBUF_ADDR 0x09
121#define RX_CURBUF_LENGTH 0x0a
122#define RX_CURDESC_PTR 0x0b
123#define RX_TAILDESC_PTR 0x0c
124#define RX_CHNL_CTRL 0x0d
125
126
127
128
129
130
131
132
133
134
135
136
137
138#define RX_IRQ_REG 0x0e
139#define IRQ_COAL (1 << 0)
140#define IRQ_DLY (1 << 1)
141#define IRQ_ERR (1 << 2)
142#define IRQ_DMAERR (1 << 7)
143
144
145
146
147
148
149
150
151#define RX_CHNL_STS 0x0f
152#define CHNL_STS_ENGBUSY (1 << 1)
153#define CHNL_STS_EOP (1 << 2)
154#define CHNL_STS_SOP (1 << 3)
155#define CHNL_STS_CMPLT (1 << 4)
156#define CHNL_STS_SOE (1 << 5)
157#define CHNL_STS_IOE (1 << 6)
158#define CHNL_STS_ERR (1 << 7)
159
160#define CHNL_STS_BSYWR (1 << 16)
161#define CHNL_STS_CURPERR (1 << 17)
162#define CHNL_STS_NXTPERR (1 << 18)
163#define CHNL_STS_ADDRERR (1 << 19)
164#define CHNL_STS_CMPERR (1 << 20)
165#define CHNL_STS_TAILERR (1 << 21)
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185#define DMA_CONTROL_REG 0x10
186#define DMA_CONTROL_RST (1 << 0)
187#define DMA_TAIL_ENABLE (1 << 2)
188
189
190
191#define XTE_RAF0_OFFSET 0x00
192#define RAF0_RST (1 << 0)
193#define RAF0_MCSTREJ (1 << 1)
194#define RAF0_BCSTREJ (1 << 2)
195#define XTE_TPF0_OFFSET 0x04
196#define XTE_IFGP0_OFFSET 0x08
197#define XTE_ISR0_OFFSET 0x0c
198#define ISR0_HARDACSCMPLT (1 << 0)
199#define ISR0_AUTONEG (1 << 1)
200#define ISR0_RXCMPLT (1 << 2)
201#define ISR0_RXREJ (1 << 3)
202#define ISR0_RXFIFOOVR (1 << 4)
203#define ISR0_TXCMPLT (1 << 5)
204#define ISR0_RXDCMLCK (1 << 6)
205
206#define XTE_IPR0_OFFSET 0x10
207#define XTE_IER0_OFFSET 0x14
208
209#define XTE_MSW0_OFFSET 0x20
210#define XTE_LSW0_OFFSET 0x24
211#define XTE_CTL0_OFFSET 0x28
212#define XTE_RDY0_OFFSET 0x2c
213
214#define XTE_RSE_MIIM_RR_MASK 0x0002
215#define XTE_RSE_MIIM_WR_MASK 0x0004
216#define XTE_RSE_CFG_RR_MASK 0x0020
217#define XTE_RSE_CFG_WR_MASK 0x0040
218#define XTE_RDY0_HARD_ACS_RDY_MASK (0x10000)
219
220
221
222#define XTE_RXC0_OFFSET 0x00000200
223#define XTE_RXC1_OFFSET 0x00000240
224#define XTE_RXC1_RXRST_MASK (1 << 31)
225#define XTE_RXC1_RXJMBO_MASK (1 << 30)
226#define XTE_RXC1_RXFCS_MASK (1 << 29)
227#define XTE_RXC1_RXEN_MASK (1 << 28)
228#define XTE_RXC1_RXVLAN_MASK (1 << 27)
229#define XTE_RXC1_RXHD_MASK (1 << 26)
230#define XTE_RXC1_RXLT_MASK (1 << 25)
231
232#define XTE_TXC_OFFSET 0x00000280
233#define XTE_TXC_TXRST_MASK (1 << 31)
234#define XTE_TXC_TXJMBO_MASK (1 << 30)
235#define XTE_TXC_TXFCS_MASK (1 << 29)
236#define XTE_TXC_TXEN_MASK (1 << 28)
237#define XTE_TXC_TXVLAN_MASK (1 << 27)
238#define XTE_TXC_TXHD_MASK (1 << 26)
239
240#define XTE_FCC_OFFSET 0x000002C0
241#define XTE_FCC_RXFLO_MASK (1 << 29)
242#define XTE_FCC_TXFLO_MASK (1 << 30)
243
244#define XTE_EMCFG_OFFSET 0x00000300
245#define XTE_EMCFG_LINKSPD_MASK 0xC0000000
246#define XTE_EMCFG_HOSTEN_MASK (1 << 26)
247#define XTE_EMCFG_LINKSPD_10 0x00000000
248#define XTE_EMCFG_LINKSPD_100 (1 << 30)
249#define XTE_EMCFG_LINKSPD_1000 (1 << 31)
250
251#define XTE_GMIC_OFFSET 0x00000320
252#define XTE_MC_OFFSET 0x00000340
253#define XTE_UAW0_OFFSET 0x00000380
254#define XTE_UAW1_OFFSET 0x00000384
255
256#define XTE_MAW0_OFFSET 0x00000388
257#define XTE_MAW1_OFFSET 0x0000038C
258#define XTE_AFM_OFFSET 0x00000390
259#define XTE_AFM_EPPRM_MASK (1 << 31)
260
261
262#define XTE_TIS_OFFSET 0x000003A0
263#define TIS_FRIS (1 << 0)
264#define TIS_MRIS (1 << 1)
265#define TIS_MWIS (1 << 2)
266#define TIS_ARIS (1 << 3)
267#define TIS_AWIS (1 << 4)
268#define TIS_CRIS (1 << 5)
269#define TIS_CWIS (1 << 6)
270
271#define XTE_TIE_OFFSET 0x000003A4
272
273
274#define XTE_MGTDR_OFFSET 0x000003B0
275#define XTE_MIIMAI_OFFSET 0x000003B4
276
277#define CNTLREG_WRITE_ENABLE_MASK 0x8000
278#define CNTLREG_EMAC1SEL_MASK 0x0400
279#define CNTLREG_ADDRESSCODE_MASK 0x03ff
280
281
282
283#define STS_CTRL_APP0_ERR (1 << 31)
284#define STS_CTRL_APP0_IRQONEND (1 << 30)
285
286#define STS_CTRL_APP0_STOPONEND (1 << 29)
287#define STS_CTRL_APP0_CMPLT (1 << 28)
288#define STS_CTRL_APP0_SOP (1 << 27)
289#define STS_CTRL_APP0_EOP (1 << 26)
290#define STS_CTRL_APP0_ENGBUSY (1 << 25)
291
292#define STS_CTRL_APP0_ENGRST (1 << 24)
293
294#define TX_CONTROL_CALC_CSUM_MASK 1
295
296#define MULTICAST_CAM_TABLE_NUM 4
297
298
299#define TEMAC_FEATURE_RX_CSUM (1 << 0)
300#define TEMAC_FEATURE_TX_CSUM (1 << 1)
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319struct cdmac_bd {
320 u32 next;
321 u32 phys;
322 u32 len;
323 u32 app0;
324 u32 app1;
325 u32 app2;
326 u32 app3;
327 u32 app4;
328};
329
330struct temac_local {
331 struct net_device *ndev;
332 struct device *dev;
333
334
335 struct phy_device *phy_dev;
336 struct device_node *phy_node;
337
338
339 struct mii_bus *mii_bus;
340
341
342 void __iomem *regs;
343 void __iomem *sdma_regs;
344#ifdef CONFIG_PPC_DCR
345 dcr_host_t sdma_dcrs;
346#endif
347 u32 (*dma_in)(struct temac_local *, int);
348 void (*dma_out)(struct temac_local *, int, u32);
349
350 int tx_irq;
351 int rx_irq;
352 int emac_num;
353
354 struct sk_buff **rx_skb;
355 spinlock_t rx_lock;
356 struct mutex indirect_mutex;
357 u32 options;
358 int last_link;
359 unsigned int temac_features;
360
361
362 struct cdmac_bd *tx_bd_v;
363 dma_addr_t tx_bd_p;
364 struct cdmac_bd *rx_bd_v;
365 dma_addr_t rx_bd_p;
366 int tx_bd_ci;
367 int tx_bd_next;
368 int tx_bd_tail;
369 int rx_bd_ci;
370};
371
372
373u32 temac_ior(struct temac_local *lp, int offset);
374void temac_iow(struct temac_local *lp, int offset, u32 value);
375int temac_indirect_busywait(struct temac_local *lp);
376u32 temac_indirect_in32(struct temac_local *lp, int reg);
377void temac_indirect_out32(struct temac_local *lp, int reg, u32 value);
378
379
380
381int temac_mdio_setup(struct temac_local *lp, struct device_node *np);
382void temac_mdio_teardown(struct temac_local *lp);
383
384#endif
385