1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19#ifndef BNX2X_LINK_H
20#define BNX2X_LINK_H
21
22
23
24
25
26
27#define DEFAULT_PHY_DEV_ADDR 3
28#define E2_DEFAULT_PHY_DEV_ADDR 5
29
30
31
32#define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
33#define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
34#define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
35#define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
36#define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
37
38#define NET_SERDES_IF_XFI 1
39#define NET_SERDES_IF_SFI 2
40#define NET_SERDES_IF_KR 3
41#define NET_SERDES_IF_DXGXS 4
42
43#define SPEED_AUTO_NEG 0
44#define SPEED_20000 20000
45
46#define I2C_DEV_ADDR_A0 0xa0
47#define I2C_DEV_ADDR_A2 0xa2
48
49#define SFP_EEPROM_PAGE_SIZE 16
50#define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
51#define SFP_EEPROM_VENDOR_NAME_SIZE 16
52#define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
53#define SFP_EEPROM_VENDOR_OUI_SIZE 3
54#define SFP_EEPROM_PART_NO_ADDR 0x28
55#define SFP_EEPROM_PART_NO_SIZE 16
56#define SFP_EEPROM_REVISION_ADDR 0x38
57#define SFP_EEPROM_REVISION_SIZE 4
58#define SFP_EEPROM_SERIAL_ADDR 0x44
59#define SFP_EEPROM_SERIAL_SIZE 16
60#define SFP_EEPROM_DATE_ADDR 0x54
61#define SFP_EEPROM_DATE_SIZE 6
62#define SFP_EEPROM_DIAG_TYPE_ADDR 0x5c
63#define SFP_EEPROM_DIAG_TYPE_SIZE 1
64#define SFP_EEPROM_DIAG_ADDR_CHANGE_REQ (1<<2)
65#define SFP_EEPROM_SFF_8472_COMP_ADDR 0x5e
66#define SFP_EEPROM_SFF_8472_COMP_SIZE 1
67
68#define SFP_EEPROM_A2_CHECKSUM_RANGE 0x5e
69#define SFP_EEPROM_A2_CC_DMI_ADDR 0x5f
70
71#define PWR_FLT_ERR_MSG_LEN 250
72
73#define XGXS_EXT_PHY_TYPE(ext_phy_config) \
74 ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
75#define XGXS_EXT_PHY_ADDR(ext_phy_config) \
76 (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
77 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
78#define SERDES_EXT_PHY_TYPE(ext_phy_config) \
79 ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
80
81
82#define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
83
84#define SINGLE_MEDIA(params) (params->num_phys == 2)
85
86#define DUAL_MEDIA(params) (params->num_phys == 3)
87
88#define FW_PARAM_PHY_ADDR_MASK 0x000000FF
89#define FW_PARAM_PHY_TYPE_MASK 0x0000FF00
90#define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000
91#define FW_PARAM_MDIO_CTRL_OFFSET 16
92#define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
93 FW_PARAM_PHY_ADDR_MASK)
94#define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
95 FW_PARAM_PHY_TYPE_MASK)
96#define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
97 FW_PARAM_MDIO_CTRL_MASK) >> \
98 FW_PARAM_MDIO_CTRL_OFFSET)
99#define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
100 (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
101
102
103#define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
104#define PFC_BRB_FULL_LB_XON_THRESHOLD 250
105
106#define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
107
108#define BMAC_CONTROL_RX_ENABLE 2
109
110
111
112#define INT_PHY 0
113#define EXT_PHY1 1
114#define EXT_PHY2 2
115#define MAX_PHYS 3
116
117
118#define LINK_CONFIG_SIZE (MAX_PHYS - 1)
119#define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
120 0 : (_phy_idx - 1))
121
122
123
124
125struct link_vars;
126struct link_params;
127struct bnx2x_phy;
128
129typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
130 struct link_vars *vars);
131typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
132 struct link_vars *vars);
133typedef void (*link_reset_t)(struct bnx2x_phy *phy,
134 struct link_params *params);
135typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
136 struct link_params *params);
137typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
138typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
139typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
140 struct link_params *params, u8 mode);
141typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
142 struct link_params *params, u32 action);
143struct bnx2x_reg_set {
144 u8 devad;
145 u16 reg;
146 u16 val;
147};
148
149struct bnx2x_phy {
150 u32 type;
151
152
153 u8 addr;
154 u8 def_md_devad;
155 u16 flags;
156
157#define FLAGS_NOC (1<<1)
158
159#define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
160
161#define FLAGS_INIT_XGXS_FIRST (1<<3)
162#define FLAGS_WC_DUAL_MODE (1<<4)
163#define FLAGS_4_PORT_MODE (1<<5)
164#define FLAGS_REARM_LATCH_SIGNAL (1<<6)
165#define FLAGS_SFP_NOT_APPROVED (1<<7)
166#define FLAGS_MDC_MDIO_WA (1<<8)
167#define FLAGS_DUMMY_READ (1<<9)
168#define FLAGS_MDC_MDIO_WA_B0 (1<<10)
169#define FLAGS_TX_ERROR_CHECK (1<<12)
170#define FLAGS_EEE (1<<13)
171#define FLAGS_MDC_MDIO_WA_G (1<<15)
172
173
174 u16 rx_preemphasis[4];
175
176
177 u16 tx_preemphasis[4];
178
179
180 u32 mdio_ctrl;
181
182 u32 supported;
183
184 u32 media_type;
185#define ETH_PHY_UNSPECIFIED 0x0
186#define ETH_PHY_SFPP_10G_FIBER 0x1
187#define ETH_PHY_XFP_FIBER 0x2
188#define ETH_PHY_DA_TWINAX 0x3
189#define ETH_PHY_BASE_T 0x4
190#define ETH_PHY_SFP_1G_FIBER 0x5
191#define ETH_PHY_KR 0xf0
192#define ETH_PHY_CX4 0xf1
193#define ETH_PHY_NOT_PRESENT 0xff
194
195
196 u32 ver_addr;
197
198 u16 req_flow_ctrl;
199
200 u16 req_line_speed;
201
202 u32 speed_cap_mask;
203
204 u16 req_duplex;
205 u16 rsrv;
206
207
208 config_init_t config_init;
209
210
211 read_status_t read_status;
212
213
214 link_reset_t link_reset;
215
216
217 config_loopback_t config_loopback;
218
219
220 format_fw_ver_t format_fw_ver;
221
222
223 hw_reset_t hw_reset;
224
225
226 set_link_led_t set_link_led;
227
228
229 phy_specific_func_t phy_specific_func;
230#define DISABLE_TX 1
231#define ENABLE_TX 2
232#define PHY_INIT 3
233};
234
235
236struct link_params {
237
238 u8 port;
239
240
241 u8 loopback_mode;
242#define LOOPBACK_NONE 0
243#define LOOPBACK_EMAC 1
244#define LOOPBACK_BMAC 2
245#define LOOPBACK_XGXS 3
246#define LOOPBACK_EXT_PHY 4
247#define LOOPBACK_EXT 5
248#define LOOPBACK_UMAC 6
249#define LOOPBACK_XMAC 7
250
251
252 u8 mac_addr[6];
253
254 u16 req_duplex[LINK_CONFIG_SIZE];
255 u16 req_flow_ctrl[LINK_CONFIG_SIZE];
256
257 u16 req_line_speed[LINK_CONFIG_SIZE];
258
259
260 u32 shmem_base;
261 u32 shmem2_base;
262 u32 speed_cap_mask[LINK_CONFIG_SIZE];
263 u32 switch_cfg;
264#define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
265#define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
266#define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
267
268 u32 lane_config;
269
270
271 u32 chip_id;
272
273
274 u32 feature_config_flags;
275#define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
276#define FEATURE_CONFIG_PFC_ENABLED (1<<1)
277#define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
278#define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
279#define FEATURE_CONFIG_BC_SUPPORTS_AFEX (1<<8)
280#define FEATURE_CONFIG_AUTOGREEEN_ENABLED (1<<9)
281#define FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED (1<<10)
282#define FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET (1<<11)
283#define FEATURE_CONFIG_MT_SUPPORT (1<<13)
284#define FEATURE_CONFIG_BOOT_FROM_SAN (1<<14)
285
286
287 struct bnx2x_phy phy[MAX_PHYS];
288
289
290 u8 num_phys;
291
292 u8 rsrv;
293
294
295
296
297
298
299
300
301
302
303
304
305
306 u32 eee_mode;
307#define EEE_MODE_NVRAM_BALANCED_TIME (0xa00)
308#define EEE_MODE_NVRAM_AGGRESSIVE_TIME (0x100)
309#define EEE_MODE_NVRAM_LATENCY_TIME (0x6000)
310#define EEE_MODE_NVRAM_MASK (0x3)
311#define EEE_MODE_TIMER_MASK (0xfffff)
312#define EEE_MODE_OUTPUT_TIME (1<<28)
313#define EEE_MODE_OVERRIDE_NVRAM (1<<29)
314#define EEE_MODE_ENABLE_LPI (1<<30)
315#define EEE_MODE_ADV_LPI (1<<31)
316
317 u16 hw_led_mode;
318 u32 multi_phy_config;
319
320
321 struct bnx2x *bp;
322 u16 req_fc_auto_adv;
323
324 u16 link_flags;
325#define LINK_FLAGS_INT_DISABLED (1<<0)
326#define PHY_INITIALIZED (1<<1)
327 u32 lfa_base;
328
329
330 u32 link_attr_sync;
331};
332
333
334struct link_vars {
335 u8 phy_flags;
336#define PHY_XGXS_FLAG (1<<0)
337#define PHY_SGMII_FLAG (1<<1)
338#define PHY_PHYSICAL_LINK_FLAG (1<<2)
339#define PHY_HALF_OPEN_CONN_FLAG (1<<3)
340#define PHY_OVER_CURRENT_FLAG (1<<4)
341#define PHY_SFP_TX_FAULT_FLAG (1<<5)
342
343 u8 mac_type;
344#define MAC_TYPE_NONE 0
345#define MAC_TYPE_EMAC 1
346#define MAC_TYPE_BMAC 2
347#define MAC_TYPE_UMAC 3
348#define MAC_TYPE_XMAC 4
349
350 u8 phy_link_up;
351 u8 link_up;
352
353 u16 line_speed;
354 u16 duplex;
355
356 u16 flow_ctrl;
357 u16 ieee_fc;
358
359
360 u32 link_status;
361 u32 eee_status;
362 u8 fault_detected;
363 u8 check_kr2_recovery_cnt;
364#define CHECK_KR2_RECOVERY_CNT 5
365 u16 periodic_flags;
366#define PERIODIC_FLAGS_LINK_EVENT 0x0001
367
368 u32 aeu_int_mask;
369 u8 rx_tx_asic_rst;
370 u8 turn_to_run_wc_rt;
371 u16 rsrv2;
372};
373
374
375
376
377int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
378
379
380
381
382int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
383 u8 reset_ext_phy);
384int bnx2x_lfa_reset(struct link_params *params, struct link_vars *vars);
385
386int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
387
388
389
390
391
392int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
393 u8 devad, u16 reg, u16 *ret_val);
394
395int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
396 u8 devad, u16 reg, u16 val);
397
398
399
400void bnx2x_link_status_update(struct link_params *input,
401 struct link_vars *output);
402
403int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
404 u16 len);
405
406
407
408
409
410int bnx2x_set_led(struct link_params *params,
411 struct link_vars *vars, u8 mode, u32 speed);
412#define LED_MODE_OFF 0
413#define LED_MODE_ON 1
414#define LED_MODE_OPER 2
415#define LED_MODE_FRONT_PANEL_OFF 3
416
417
418
419void bnx2x_handle_module_detect_int(struct link_params *params);
420
421
422
423int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
424 u8 is_serdes);
425
426
427int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
428 u32 shmem2_base_path[], u32 chip_id);
429
430
431void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
432
433
434void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
435
436
437int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
438 struct link_params *params, u8 dev_addr,
439 u16 addr, u16 byte_cnt, u8 *o_buf);
440
441void bnx2x_hw_reset_phy(struct link_params *params);
442
443
444u32 bnx2x_phy_selection(struct link_params *params);
445
446
447int bnx2x_phy_probe(struct link_params *params);
448
449
450u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
451 u32 shmem2_base, u8 port);
452
453
454void bnx2x_set_rx_filter(struct link_params *params, u8 en);
455
456
457
458
459#define DCBX_E2E3_MAX_NUM_COS (2)
460#define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
461#define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
462#define DCBX_E3B0_MAX_NUM_COS ( \
463 MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
464 DCBX_E3B0_MAX_NUM_COS_PORT1))
465
466#define DCBX_MAX_NUM_COS ( \
467 MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
468 DCBX_E2E3_MAX_NUM_COS))
469
470
471struct bnx2x_nig_brb_pfc_port_params {
472
473 u32 pause_enable;
474 u32 llfc_out_en;
475 u32 llfc_enable;
476 u32 pkt_priority_to_cos;
477 u8 num_of_rx_cos_priority_mask;
478 u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
479 u32 llfc_high_priority_classes;
480 u32 llfc_low_priority_classes;
481};
482
483
484
485struct bnx2x_ets_bw_params {
486 u8 bw;
487};
488
489struct bnx2x_ets_sp_params {
490
491
492
493
494 u8 pri;
495};
496
497enum bnx2x_cos_state {
498 bnx2x_cos_state_strict = 0,
499 bnx2x_cos_state_bw = 1,
500};
501
502struct bnx2x_ets_cos_params {
503 enum bnx2x_cos_state state ;
504 union {
505 struct bnx2x_ets_bw_params bw_params;
506 struct bnx2x_ets_sp_params sp_params;
507 } params;
508};
509
510struct bnx2x_ets_params {
511 u8 num_of_cos;
512 struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS];
513};
514
515
516
517
518int bnx2x_update_pfc(struct link_params *params,
519 struct link_vars *vars,
520 struct bnx2x_nig_brb_pfc_port_params *pfc_params);
521
522
523
524int bnx2x_ets_disabled(struct link_params *params,
525 struct link_vars *vars);
526
527
528void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
529 const u32 cos1_bw);
530
531
532int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
533
534
535
536int bnx2x_ets_e3b0_config(const struct link_params *params,
537 const struct link_vars *vars,
538 struct bnx2x_ets_params *ets_params);
539
540void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
541 u32 chip_id, u32 shmem_base, u32 shmem2_base,
542 u8 port);
543
544void bnx2x_period_func(struct link_params *params, struct link_vars *vars);
545
546#endif
547