1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88#include <drm/drmP.h>
89#include <drm/i915_drm.h>
90#include "i915_drv.h"
91#include "i915_trace.h"
92
93
94
95
96
97#define GEN6_CONTEXT_ALIGN (64<<10)
98#define GEN7_CONTEXT_ALIGN 4096
99
100static size_t get_context_alignment(struct drm_device *dev)
101{
102 if (IS_GEN6(dev))
103 return GEN6_CONTEXT_ALIGN;
104
105 return GEN7_CONTEXT_ALIGN;
106}
107
108static int get_context_size(struct drm_device *dev)
109{
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 int ret;
112 u32 reg;
113
114 switch (INTEL_INFO(dev)->gen) {
115 case 6:
116 reg = I915_READ(CXT_SIZE);
117 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
118 break;
119 case 7:
120 reg = I915_READ(GEN7_CXT_SIZE);
121 if (IS_HASWELL(dev))
122 ret = HSW_CXT_TOTAL_SIZE;
123 else
124 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
125 break;
126 case 8:
127 ret = GEN8_CXT_TOTAL_SIZE;
128 break;
129 default:
130 BUG();
131 }
132
133 return ret;
134}
135
136static void i915_gem_context_clean(struct intel_context *ctx)
137{
138 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
139 struct i915_vma *vma, *next;
140
141 if (!ppgtt)
142 return;
143
144 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
145 vm_link) {
146 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
147 break;
148 }
149}
150
151void i915_gem_context_free(struct kref *ctx_ref)
152{
153 struct intel_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
154
155 trace_i915_context_free(ctx);
156
157 if (i915.enable_execlists)
158 intel_lr_context_free(ctx);
159
160
161
162
163
164
165 i915_gem_context_clean(ctx);
166
167 i915_ppgtt_put(ctx->ppgtt);
168
169 if (ctx->legacy_hw_ctx.rcs_state)
170 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
171 list_del(&ctx->link);
172 kfree(ctx);
173}
174
175struct drm_i915_gem_object *
176i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
177{
178 struct drm_i915_gem_object *obj;
179 int ret;
180
181 obj = i915_gem_alloc_object(dev, size);
182 if (obj == NULL)
183 return ERR_PTR(-ENOMEM);
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200 if (IS_IVYBRIDGE(dev)) {
201 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
202
203 if (WARN_ON(ret)) {
204 drm_gem_object_unreference(&obj->base);
205 return ERR_PTR(ret);
206 }
207 }
208
209 return obj;
210}
211
212static struct intel_context *
213__create_hw_context(struct drm_device *dev,
214 struct drm_i915_file_private *file_priv)
215{
216 struct drm_i915_private *dev_priv = dev->dev_private;
217 struct intel_context *ctx;
218 int ret;
219
220 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
221 if (ctx == NULL)
222 return ERR_PTR(-ENOMEM);
223
224 kref_init(&ctx->ref);
225 list_add_tail(&ctx->link, &dev_priv->context_list);
226 ctx->i915 = dev_priv;
227
228 if (dev_priv->hw_context_size) {
229 struct drm_i915_gem_object *obj =
230 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
231 if (IS_ERR(obj)) {
232 ret = PTR_ERR(obj);
233 goto err_out;
234 }
235 ctx->legacy_hw_ctx.rcs_state = obj;
236 }
237
238
239 if (file_priv != NULL) {
240 ret = idr_alloc(&file_priv->context_idr, ctx,
241 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
242 if (ret < 0)
243 goto err_out;
244 } else
245 ret = DEFAULT_CONTEXT_HANDLE;
246
247 ctx->file_priv = file_priv;
248 ctx->user_handle = ret;
249
250
251
252 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
253
254 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
255
256 return ctx;
257
258err_out:
259 i915_gem_context_unreference(ctx);
260 return ERR_PTR(ret);
261}
262
263
264
265
266
267
268static struct intel_context *
269i915_gem_create_context(struct drm_device *dev,
270 struct drm_i915_file_private *file_priv)
271{
272 const bool is_global_default_ctx = file_priv == NULL;
273 struct intel_context *ctx;
274 int ret = 0;
275
276 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
277
278 ctx = __create_hw_context(dev, file_priv);
279 if (IS_ERR(ctx))
280 return ctx;
281
282 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
283
284
285
286
287
288
289
290 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
291 get_context_alignment(dev), 0);
292 if (ret) {
293 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
294 goto err_destroy;
295 }
296 }
297
298 if (USES_FULL_PPGTT(dev)) {
299 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
300
301 if (IS_ERR_OR_NULL(ppgtt)) {
302 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
303 PTR_ERR(ppgtt));
304 ret = PTR_ERR(ppgtt);
305 goto err_unpin;
306 }
307
308 ctx->ppgtt = ppgtt;
309 }
310
311 trace_i915_context_create(ctx);
312
313 return ctx;
314
315err_unpin:
316 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
317 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
318err_destroy:
319 idr_remove(&file_priv->context_idr, ctx->user_handle);
320 i915_gem_context_unreference(ctx);
321 return ERR_PTR(ret);
322}
323
324static void i915_gem_context_unpin(struct intel_context *ctx,
325 struct intel_engine_cs *engine)
326{
327 if (i915.enable_execlists) {
328 intel_lr_context_unpin(ctx, engine);
329 } else {
330 if (engine->id == RCS && ctx->legacy_hw_ctx.rcs_state)
331 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
332 i915_gem_context_unreference(ctx);
333 }
334}
335
336void i915_gem_context_reset(struct drm_device *dev)
337{
338 struct drm_i915_private *dev_priv = dev->dev_private;
339 int i;
340
341 if (i915.enable_execlists) {
342 struct intel_context *ctx;
343
344 list_for_each_entry(ctx, &dev_priv->context_list, link)
345 intel_lr_context_reset(dev_priv, ctx);
346 }
347
348 for (i = 0; i < I915_NUM_ENGINES; i++) {
349 struct intel_engine_cs *engine = &dev_priv->engine[i];
350
351 if (engine->last_context) {
352 i915_gem_context_unpin(engine->last_context, engine);
353 engine->last_context = NULL;
354 }
355 }
356
357
358 dev_priv->kernel_context->legacy_hw_ctx.initialized = false;
359}
360
361int i915_gem_context_init(struct drm_device *dev)
362{
363 struct drm_i915_private *dev_priv = dev->dev_private;
364 struct intel_context *ctx;
365
366
367
368 if (WARN_ON(dev_priv->kernel_context))
369 return 0;
370
371 if (intel_vgpu_active(dev) && HAS_LOGICAL_RING_CONTEXTS(dev)) {
372 if (!i915.enable_execlists) {
373 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
374 return -EINVAL;
375 }
376 }
377
378 if (i915.enable_execlists) {
379
380
381 dev_priv->hw_context_size = 0;
382 } else if (HAS_HW_CONTEXTS(dev)) {
383 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
384 if (dev_priv->hw_context_size > (1<<20)) {
385 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
386 dev_priv->hw_context_size);
387 dev_priv->hw_context_size = 0;
388 }
389 }
390
391 ctx = i915_gem_create_context(dev, NULL);
392 if (IS_ERR(ctx)) {
393 DRM_ERROR("Failed to create default global context (error %ld)\n",
394 PTR_ERR(ctx));
395 return PTR_ERR(ctx);
396 }
397
398 dev_priv->kernel_context = ctx;
399
400 DRM_DEBUG_DRIVER("%s context support initialized\n",
401 i915.enable_execlists ? "LR" :
402 dev_priv->hw_context_size ? "HW" : "fake");
403 return 0;
404}
405
406void i915_gem_context_fini(struct drm_device *dev)
407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
409 struct intel_context *dctx = dev_priv->kernel_context;
410 int i;
411
412 if (dctx->legacy_hw_ctx.rcs_state) {
413
414
415
416 intel_gpu_reset(dev, ALL_ENGINES);
417
418
419
420
421
422
423
424 WARN_ON(!dev_priv->engine[RCS].last_context);
425
426 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
427 }
428
429 for (i = I915_NUM_ENGINES; --i >= 0;) {
430 struct intel_engine_cs *engine = &dev_priv->engine[i];
431
432 if (engine->last_context) {
433 i915_gem_context_unpin(engine->last_context, engine);
434 engine->last_context = NULL;
435 }
436 }
437
438 i915_gem_context_unreference(dctx);
439 dev_priv->kernel_context = NULL;
440}
441
442int i915_gem_context_enable(struct drm_i915_gem_request *req)
443{
444 struct intel_engine_cs *engine = req->engine;
445 int ret;
446
447 if (i915.enable_execlists) {
448 if (engine->init_context == NULL)
449 return 0;
450
451 ret = engine->init_context(req);
452 } else
453 ret = i915_switch_context(req);
454
455 if (ret) {
456 DRM_ERROR("ring init context: %d\n", ret);
457 return ret;
458 }
459
460 return 0;
461}
462
463static int context_idr_cleanup(int id, void *p, void *data)
464{
465 struct intel_context *ctx = p;
466
467 i915_gem_context_unreference(ctx);
468 return 0;
469}
470
471int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
472{
473 struct drm_i915_file_private *file_priv = file->driver_priv;
474 struct intel_context *ctx;
475
476 idr_init(&file_priv->context_idr);
477
478 mutex_lock(&dev->struct_mutex);
479 ctx = i915_gem_create_context(dev, file_priv);
480 mutex_unlock(&dev->struct_mutex);
481
482 if (IS_ERR(ctx)) {
483 idr_destroy(&file_priv->context_idr);
484 return PTR_ERR(ctx);
485 }
486
487 return 0;
488}
489
490void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
491{
492 struct drm_i915_file_private *file_priv = file->driver_priv;
493
494 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
495 idr_destroy(&file_priv->context_idr);
496}
497
498struct intel_context *
499i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
500{
501 struct intel_context *ctx;
502
503 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
504 if (!ctx)
505 return ERR_PTR(-ENOENT);
506
507 return ctx;
508}
509
510static inline int
511mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
512{
513 struct intel_engine_cs *engine = req->engine;
514 u32 flags = hw_flags | MI_MM_SPACE_GTT;
515 const int num_rings =
516
517 i915_semaphore_is_enabled(engine->dev) ?
518 hweight32(INTEL_INFO(engine->dev)->ring_mask) - 1 :
519 0;
520 int len, ret;
521
522
523
524
525
526
527 if (IS_GEN6(engine->dev)) {
528 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
529 if (ret)
530 return ret;
531 }
532
533
534 if (IS_HASWELL(engine->dev) || INTEL_INFO(engine->dev)->gen >= 8)
535 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
536 else if (INTEL_INFO(engine->dev)->gen < 8)
537 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
538
539
540 len = 4;
541 if (INTEL_INFO(engine->dev)->gen >= 7)
542 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
543
544 ret = intel_ring_begin(req, len);
545 if (ret)
546 return ret;
547
548
549 if (INTEL_INFO(engine->dev)->gen >= 7) {
550 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
551 if (num_rings) {
552 struct intel_engine_cs *signaller;
553
554 intel_ring_emit(engine,
555 MI_LOAD_REGISTER_IMM(num_rings));
556 for_each_engine(signaller, to_i915(engine->dev)) {
557 if (signaller == engine)
558 continue;
559
560 intel_ring_emit_reg(engine,
561 RING_PSMI_CTL(signaller->mmio_base));
562 intel_ring_emit(engine,
563 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
564 }
565 }
566 }
567
568 intel_ring_emit(engine, MI_NOOP);
569 intel_ring_emit(engine, MI_SET_CONTEXT);
570 intel_ring_emit(engine,
571 i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
572 flags);
573
574
575
576
577 intel_ring_emit(engine, MI_NOOP);
578
579 if (INTEL_INFO(engine->dev)->gen >= 7) {
580 if (num_rings) {
581 struct intel_engine_cs *signaller;
582 i915_reg_t last_reg = {};
583
584 intel_ring_emit(engine,
585 MI_LOAD_REGISTER_IMM(num_rings));
586 for_each_engine(signaller, to_i915(engine->dev)) {
587 if (signaller == engine)
588 continue;
589
590 last_reg = RING_PSMI_CTL(signaller->mmio_base);
591 intel_ring_emit_reg(engine, last_reg);
592 intel_ring_emit(engine,
593 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
594 }
595
596
597 intel_ring_emit(engine,
598 MI_STORE_REGISTER_MEM |
599 MI_SRM_LRM_GLOBAL_GTT);
600 intel_ring_emit_reg(engine, last_reg);
601 intel_ring_emit(engine, engine->scratch.gtt_offset);
602 intel_ring_emit(engine, MI_NOOP);
603 }
604 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
605 }
606
607 intel_ring_advance(engine);
608
609 return ret;
610}
611
612static inline bool skip_rcs_switch(struct intel_engine_cs *engine,
613 struct intel_context *to)
614{
615 if (to->remap_slice)
616 return false;
617
618 if (!to->legacy_hw_ctx.initialized)
619 return false;
620
621 if (to->ppgtt &&
622 !(intel_engine_flag(engine) & to->ppgtt->pd_dirty_rings))
623 return false;
624
625 return to == engine->last_context;
626}
627
628static bool
629needs_pd_load_pre(struct intel_engine_cs *engine, struct intel_context *to)
630{
631 if (!to->ppgtt)
632 return false;
633
634 if (engine->last_context == to &&
635 !(intel_engine_flag(engine) & to->ppgtt->pd_dirty_rings))
636 return false;
637
638 if (engine->id != RCS)
639 return true;
640
641 if (INTEL_INFO(engine->dev)->gen < 8)
642 return true;
643
644 return false;
645}
646
647static bool
648needs_pd_load_post(struct intel_context *to, u32 hw_flags)
649{
650 if (!to->ppgtt)
651 return false;
652
653 if (!IS_GEN8(to->i915))
654 return false;
655
656 if (hw_flags & MI_RESTORE_INHIBIT)
657 return true;
658
659 return false;
660}
661
662static int do_rcs_switch(struct drm_i915_gem_request *req)
663{
664 struct intel_context *to = req->ctx;
665 struct intel_engine_cs *engine = req->engine;
666 struct intel_context *from;
667 u32 hw_flags;
668 int ret, i;
669
670 if (skip_rcs_switch(engine, to))
671 return 0;
672
673
674 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
675 get_context_alignment(engine->dev),
676 0);
677 if (ret)
678 return ret;
679
680
681
682
683
684
685
686
687 from = engine->last_context;
688
689
690
691
692
693
694
695
696
697 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
698 if (ret)
699 goto unpin_out;
700
701 if (needs_pd_load_pre(engine, to)) {
702
703
704
705
706 trace_switch_mm(engine, to);
707 ret = to->ppgtt->switch_mm(to->ppgtt, req);
708 if (ret)
709 goto unpin_out;
710 }
711
712 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
713
714
715
716
717 hw_flags = MI_RESTORE_INHIBIT;
718 else if (to->ppgtt &&
719 intel_engine_flag(engine) & to->ppgtt->pd_dirty_rings)
720 hw_flags = MI_FORCE_RESTORE;
721 else
722 hw_flags = 0;
723
724
725 WARN_ON(needs_pd_load_pre(engine, to) &&
726 needs_pd_load_post(to, hw_flags));
727
728 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
729 ret = mi_set_context(req, hw_flags);
730 if (ret)
731 goto unpin_out;
732 }
733
734
735
736
737
738
739
740 if (from != NULL) {
741 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
742 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
743
744
745
746
747
748
749
750 from->legacy_hw_ctx.rcs_state->dirty = 1;
751
752
753 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
754 i915_gem_context_unreference(from);
755 }
756 i915_gem_context_reference(to);
757 engine->last_context = to;
758
759
760
761
762 if (needs_pd_load_post(to, hw_flags)) {
763 trace_switch_mm(engine, to);
764 ret = to->ppgtt->switch_mm(to->ppgtt, req);
765
766
767
768
769
770 if (ret)
771 return ret;
772 }
773
774 if (to->ppgtt)
775 to->ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
776
777 for (i = 0; i < MAX_L3_SLICES; i++) {
778 if (!(to->remap_slice & (1<<i)))
779 continue;
780
781 ret = i915_gem_l3_remap(req, i);
782 if (ret)
783 return ret;
784
785 to->remap_slice &= ~(1<<i);
786 }
787
788 if (!to->legacy_hw_ctx.initialized) {
789 if (engine->init_context) {
790 ret = engine->init_context(req);
791 if (ret)
792 return ret;
793 }
794 to->legacy_hw_ctx.initialized = true;
795 }
796
797 return 0;
798
799unpin_out:
800 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
801 return ret;
802}
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817int i915_switch_context(struct drm_i915_gem_request *req)
818{
819 struct intel_engine_cs *engine = req->engine;
820 struct drm_i915_private *dev_priv = req->i915;
821
822 WARN_ON(i915.enable_execlists);
823 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
824
825 if (engine->id != RCS ||
826 req->ctx->legacy_hw_ctx.rcs_state == NULL) {
827 struct intel_context *to = req->ctx;
828
829 if (needs_pd_load_pre(engine, to)) {
830 int ret;
831
832 trace_switch_mm(engine, to);
833 ret = to->ppgtt->switch_mm(to->ppgtt, req);
834 if (ret)
835 return ret;
836
837
838 to->ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
839 }
840
841 if (to != engine->last_context) {
842 i915_gem_context_reference(to);
843 if (engine->last_context)
844 i915_gem_context_unreference(engine->last_context);
845 engine->last_context = to;
846 }
847
848 return 0;
849 }
850
851 return do_rcs_switch(req);
852}
853
854static bool contexts_enabled(struct drm_device *dev)
855{
856 return i915.enable_execlists || to_i915(dev)->hw_context_size;
857}
858
859int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
860 struct drm_file *file)
861{
862 struct drm_i915_gem_context_create *args = data;
863 struct drm_i915_file_private *file_priv = file->driver_priv;
864 struct intel_context *ctx;
865 int ret;
866
867 if (!contexts_enabled(dev))
868 return -ENODEV;
869
870 if (args->pad != 0)
871 return -EINVAL;
872
873 ret = i915_mutex_lock_interruptible(dev);
874 if (ret)
875 return ret;
876
877 ctx = i915_gem_create_context(dev, file_priv);
878 mutex_unlock(&dev->struct_mutex);
879 if (IS_ERR(ctx))
880 return PTR_ERR(ctx);
881
882 args->ctx_id = ctx->user_handle;
883 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
884
885 return 0;
886}
887
888int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
889 struct drm_file *file)
890{
891 struct drm_i915_gem_context_destroy *args = data;
892 struct drm_i915_file_private *file_priv = file->driver_priv;
893 struct intel_context *ctx;
894 int ret;
895
896 if (args->pad != 0)
897 return -EINVAL;
898
899 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
900 return -ENOENT;
901
902 ret = i915_mutex_lock_interruptible(dev);
903 if (ret)
904 return ret;
905
906 ctx = i915_gem_context_get(file_priv, args->ctx_id);
907 if (IS_ERR(ctx)) {
908 mutex_unlock(&dev->struct_mutex);
909 return PTR_ERR(ctx);
910 }
911
912 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
913 i915_gem_context_unreference(ctx);
914 mutex_unlock(&dev->struct_mutex);
915
916 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
917 return 0;
918}
919
920int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
921 struct drm_file *file)
922{
923 struct drm_i915_file_private *file_priv = file->driver_priv;
924 struct drm_i915_gem_context_param *args = data;
925 struct intel_context *ctx;
926 int ret;
927
928 ret = i915_mutex_lock_interruptible(dev);
929 if (ret)
930 return ret;
931
932 ctx = i915_gem_context_get(file_priv, args->ctx_id);
933 if (IS_ERR(ctx)) {
934 mutex_unlock(&dev->struct_mutex);
935 return PTR_ERR(ctx);
936 }
937
938 args->size = 0;
939 switch (args->param) {
940 case I915_CONTEXT_PARAM_BAN_PERIOD:
941 args->value = ctx->hang_stats.ban_period_seconds;
942 break;
943 case I915_CONTEXT_PARAM_NO_ZEROMAP:
944 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
945 break;
946 case I915_CONTEXT_PARAM_GTT_SIZE:
947 if (ctx->ppgtt)
948 args->value = ctx->ppgtt->base.total;
949 else if (to_i915(dev)->mm.aliasing_ppgtt)
950 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
951 else
952 args->value = to_i915(dev)->ggtt.base.total;
953 break;
954 default:
955 ret = -EINVAL;
956 break;
957 }
958 mutex_unlock(&dev->struct_mutex);
959
960 return ret;
961}
962
963int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
964 struct drm_file *file)
965{
966 struct drm_i915_file_private *file_priv = file->driver_priv;
967 struct drm_i915_gem_context_param *args = data;
968 struct intel_context *ctx;
969 int ret;
970
971 ret = i915_mutex_lock_interruptible(dev);
972 if (ret)
973 return ret;
974
975 ctx = i915_gem_context_get(file_priv, args->ctx_id);
976 if (IS_ERR(ctx)) {
977 mutex_unlock(&dev->struct_mutex);
978 return PTR_ERR(ctx);
979 }
980
981 switch (args->param) {
982 case I915_CONTEXT_PARAM_BAN_PERIOD:
983 if (args->size)
984 ret = -EINVAL;
985 else if (args->value < ctx->hang_stats.ban_period_seconds &&
986 !capable(CAP_SYS_ADMIN))
987 ret = -EPERM;
988 else
989 ctx->hang_stats.ban_period_seconds = args->value;
990 break;
991 case I915_CONTEXT_PARAM_NO_ZEROMAP:
992 if (args->size) {
993 ret = -EINVAL;
994 } else {
995 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
996 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
997 }
998 break;
999 default:
1000 ret = -EINVAL;
1001 break;
1002 }
1003 mutex_unlock(&dev->struct_mutex);
1004
1005 return ret;
1006}
1007